iwm: Fix S:N reporting in ifconfig(8)
[dragonfly.git] / sys / platform / vkernel64 / platform / machintr.c
CommitLineData
da673940
JG
1/*
2 * Copyright (c) 2006 The DragonFly Project. All rights reserved.
3 *
4 * This code is derived from software contributed to The DragonFly Project
5 * by Matthew Dillon <dillon@backplane.com>
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 *
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in
15 * the documentation and/or other materials provided with the
16 * distribution.
17 * 3. Neither the name of The DragonFly Project nor the names of its
18 * contributors may be used to endorse or promote products derived
19 * from this software without specific, prior written permission.
20 *
21 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
22 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
23 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
24 * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
25 * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
26 * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING,
27 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
28 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
29 * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
30 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
31 * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 * SUCH DAMAGE.
da673940
JG
33 */
34
35#include <sys/types.h>
36#include <sys/systm.h>
37#include <sys/kernel.h>
38#include <sys/machintr.h>
39#include <sys/errno.h>
40#include <sys/mman.h>
41#include <sys/globaldata.h>
42#include <sys/interrupt.h>
43#include <stdio.h>
44#include <signal.h>
45#include <machine/globaldata.h>
46#include <machine/md_var.h>
47#include <sys/thread2.h>
48
a86ce0cd
MD
49#include <unistd.h>
50
da673940
JG
51/*
52 * Interrupt Subsystem ABI
53 */
54
35b2edcb
SZ
55static void dummy_intr_disable(int);
56static void dummy_intr_enable(int);
f416026e
SZ
57static void dummy_intr_setup(int, int);
58static void dummy_intr_teardown(int);
bec969af 59static int dummy_legacy_intr_cpuid(int);
da673940
JG
60static void dummy_finalize(void);
61static void dummy_intrcleanup(void);
7bf5fa56 62static void dummy_stabilize(void);
da673940
JG
63
64struct machintr_abi MachIntrABI = {
65 MACHINTR_GENERIC,
35b2edcb
SZ
66 .intr_disable = dummy_intr_disable,
67 .intr_enable = dummy_intr_enable,
f416026e
SZ
68 .intr_setup = dummy_intr_setup,
69 .intr_teardown = dummy_intr_teardown,
bec969af 70 .legacy_intr_cpuid = dummy_legacy_intr_cpuid,
35b2edcb 71
da673940 72 .finalize = dummy_finalize,
7bf5fa56
SZ
73 .cleanup = dummy_intrcleanup,
74 .stabilize = dummy_stabilize
da673940
JG
75};
76
77static void
35b2edcb 78dummy_intr_disable(int intr)
da673940
JG
79{
80}
81
82static void
35b2edcb 83dummy_intr_enable(int intr)
da673940
JG
84{
85}
86
f416026e
SZ
87static void
88dummy_intr_setup(int intr, int flags)
89{
90}
91
92static void
93dummy_intr_teardown(int intr)
da673940 94{
da673940
JG
95}
96
da673940
JG
97static void
98dummy_finalize(void)
99{
100}
101
102static void
103dummy_intrcleanup(void)
104{
105}
106
7bf5fa56
SZ
107static void
108dummy_stabilize(void)
109{
110}
111
a05c798c 112static int
bec969af 113dummy_legacy_intr_cpuid(int irq __unused)
a05c798c
SZ
114{
115 return 0;
116}
117
da673940
JG
118/*
119 * Process pending interrupts
120 */
121void
122splz(void)
123{
124 struct mdglobaldata *gd = mdcpu;
125 thread_t td = gd->mi.gd_curthread;
126 int irq;
127
c91894e0
MD
128 while (gd->mi.gd_reqflags & (RQF_IPIQ|RQF_INTPEND|
129 RQF_TIMER|RQF_KQUEUE)) {
da673940 130 crit_enter_quick(td);
da673940 131 if (gd->mi.gd_reqflags & RQF_IPIQ) {
2a418930 132 atomic_clear_int(&gd->mi.gd_reqflags, RQF_IPIQ);
e47e3dba 133 atomic_swap_int(&gd->mi.gd_npoll, 0);
da673940
JG
134 lwkt_process_ipiq();
135 }
da673940 136 if (gd->mi.gd_reqflags & RQF_INTPEND) {
2a418930 137 atomic_clear_int(&gd->mi.gd_reqflags, RQF_INTPEND);
da673940
JG
138 while ((irq = ffs(gd->gd_spending)) != 0) {
139 --irq;
140 atomic_clear_int(&gd->gd_spending, 1 << irq);
141 irq += FIRST_SOFTINT;
c83c147e 142 sched_ithd_soft(irq);
da673940
JG
143 }
144 while ((irq = ffs(gd->gd_fpending)) != 0) {
145 --irq;
146 atomic_clear_int(&gd->gd_fpending, 1 << irq);
bae88a6f 147 sched_ithd_hard_virtual(irq);
da673940
JG
148 }
149 }
c91894e0
MD
150 if (gd->mi.gd_reqflags & RQF_TIMER) {
151 atomic_clear_int(&gd->mi.gd_reqflags, RQF_TIMER);
152 vktimer_intr(NULL);
153 }
154 if (gd->mi.gd_reqflags & RQF_KQUEUE) {
155 atomic_clear_int(&gd->mi.gd_reqflags, RQF_KQUEUE);
156 kqueue_intr(NULL);
157 }
da673940
JG
158 crit_exit_noyield(td);
159 }
160}
161
162/*
163 * Allows an unprotected signal handler or mailbox to signal an interrupt
164 *
bae88a6f
SZ
165 * For sched_ithd_hard_virtual() to properly preempt via lwkt_schedule() we
166 * cannot enter a critical section here. We use td_nest_count instead.
da673940
JG
167 */
168void
169signalintr(int intr)
170{
171 struct mdglobaldata *gd = mdcpu;
172 thread_t td = gd->mi.gd_curthread;
173
f9235b6d 174 if (td->td_critcount || td->td_nest_count) {
da673940 175 atomic_set_int_nonlocked(&gd->gd_fpending, 1 << intr);
2a418930 176 atomic_set_int(&gd->mi.gd_reqflags, RQF_INTPEND);
a86ce0cd 177 umtx_wakeup(&gd->mi.gd_reqflags, 0);
da673940
JG
178 } else {
179 ++td->td_nest_count;
a4d95680 180 cpu_ccfence();
da673940 181 atomic_clear_int(&gd->gd_fpending, 1 << intr);
bae88a6f 182 sched_ithd_hard_virtual(intr);
a4d95680 183 cpu_ccfence();
da673940
JG
184 --td->td_nest_count;
185 }
186}
187
c3dc9f85
MD
188/*
189 * Must block any signal normally handled as maskable interrupt.
190 */
da673940
JG
191void
192cpu_disable_intr(void)
193{
c91894e0
MD
194 sigblock(sigmask(SIGALRM)|sigmask(SIGIO)|sigmask(SIGUSR1)|
195 sigmask(SIGURG));
da673940
JG
196}
197
198void
199cpu_enable_intr(void)
200{
201 sigsetmask(0);
202}
203
204void
205cpu_mask_all_signals(void)
206{
207 sigblock(sigmask(SIGALRM)|sigmask(SIGIO)|sigmask(SIGQUIT)|
208 sigmask(SIGUSR1)|sigmask(SIGTERM)|sigmask(SIGWINCH)|
c91894e0 209 sigmask(SIGUSR2)|sigmask(SIGURG));
da673940
JG
210}
211
212void
213cpu_unmask_all_signals(void)
214{
215 sigsetmask(0);
216}
63823918
MD
217
218int
219cpu_interrupt_running(struct thread *td)
220{
221 struct mdglobaldata *gd = mdcpu;
222
223 if ((td->td_flags & TDF_INTTHREAD) ||
224 gd->gd_fpending ||
225 gd->gd_spending) {
226 return 1;
227 }
228 return 0;
229}