Merge branch 'vendor/XZ'
[dragonfly.git] / sys / dev / netif / bge / if_bgereg.h
1 /*
2  * Copyright (c) 2001 Wind River Systems
3  * Copyright (c) 1997, 1998, 1999, 2001
4  *      Bill Paul <wpaul@windriver.com>.  All rights reserved.
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions
8  * are met:
9  * 1. Redistributions of source code must retain the above copyright
10  *    notice, this list of conditions and the following disclaimer.
11  * 2. Redistributions in binary form must reproduce the above copyright
12  *    notice, this list of conditions and the following disclaimer in the
13  *    documentation and/or other materials provided with the distribution.
14  * 3. All advertising materials mentioning features or use of this software
15  *    must display the following acknowledgement:
16  *      This product includes software developed by Bill Paul.
17  * 4. Neither the name of the author nor the names of any co-contributors
18  *    may be used to endorse or promote products derived from this software
19  *    without specific prior written permission.
20  *
21  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
22  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
23  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
25  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
31  * THE POSSIBILITY OF SUCH DAMAGE.
32  *
33  * $FreeBSD: src/sys/dev/bge/if_bgereg.h,v 1.1.2.16 2004/09/23 20:11:18 ps Exp $
34  * $DragonFly: src/sys/dev/netif/bge/if_bgereg.h,v 1.25 2008/10/22 14:24:24 sephe Exp $
35  */
36
37 #ifndef _IF_BGEREG_H_
38 #define _IF_BGEREG_H_
39
40 /*
41  * BCM570x memory map. The internal memory layout varies somewhat
42  * depending on whether or not we have external SSRAM attached.
43  * The BCM5700 can have up to 16MB of external memory. The BCM5701
44  * is apparently not designed to use external SSRAM. The mappings
45  * up to the first 4 send rings are the same for both internal and
46  * external memory configurations. Note that mini RX ring space is
47  * only available with external SSRAM configurations, which means
48  * the mini RX ring is not supported on the BCM5701.
49  *
50  * The NIC's memory can be accessed by the host in one of 3 ways:
51  *
52  * 1) Indirect register access. The MEMWIN_BASEADDR and MEMWIN_DATA
53  *    registers in PCI config space can be used to read any 32-bit
54  *    address within the NIC's memory.
55  *
56  * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config
57  *    space can be used in conjunction with the memory window in the
58  *    device register space at offset 0x8000 to read any 32K chunk
59  *    of NIC memory.
60  *
61  * 3) Flat mode. If the 'flat mode' bit in the PCI state register is
62  *    set, the device I/O mapping consumes 32MB of host address space,
63  *    allowing all of the registers and internal NIC memory to be
64  *    accessed directly. NIC memory addresses are offset by 0x01000000.
65  *    Flat mode consumes so much host address space that it is not
66  *    recommended.
67  */
68 #define BGE_PAGE_ZERO                   0x00000000
69 #define BGE_PAGE_ZERO_END               0x000000FF
70 #define BGE_SEND_RING_RCB               0x00000100
71 #define BGE_SEND_RING_RCB_END           0x000001FF
72 #define BGE_RX_RETURN_RING_RCB          0x00000200
73 #define BGE_RX_RETURN_RING_RCB_END      0x000002FF
74 #define BGE_STATS_BLOCK                 0x00000300
75 #define BGE_STATS_BLOCK_END             0x00000AFF
76 #define BGE_STATUS_BLOCK                0x00000B00
77 #define BGE_STATUS_BLOCK_END            0x00000B4F
78 #define BGE_SOFTWARE_GENCOMM            0x00000B50
79 #define BGE_SOFTWARE_GENCOMM_SIG        0x00000B54
80 #define BGE_SOFTWARE_GENCOMM_NICCFG     0x00000B58
81 #define BGE_SOFTWARE_GENCOMM_END        0x00000FFF
82 #define BGE_UNMAPPED                    0x00001000
83 #define BGE_UNMAPPED_END                0x00001FFF
84 #define BGE_DMA_DESCRIPTORS             0x00002000
85 #define BGE_DMA_DESCRIPTORS_END         0x00003FFF
86 #define BGE_SEND_RING_1_TO_4            0x00004000
87 #define BGE_SEND_RING_1_TO_4_END        0x00005FFF
88
89 /* Mappings for internal memory configuration */
90 #define BGE_STD_RX_RINGS                0x00006000
91 #define BGE_STD_RX_RINGS_END            0x00006FFF
92 #define BGE_JUMBO_RX_RINGS              0x00007000
93 #define BGE_JUMBO_RX_RINGS_END          0x00007FFF
94 #define BGE_BUFFPOOL_1                  0x00008000
95 #define BGE_BUFFPOOL_1_END              0x0000FFFF
96 #define BGE_BUFFPOOL_2                  0x00010000 /* or expansion ROM */
97 #define BGE_BUFFPOOL_2_END              0x00017FFF
98 #define BGE_BUFFPOOL_3                  0x00018000 /* or expansion ROM */
99 #define BGE_BUFFPOOL_3_END              0x0001FFFF
100
101 /* Mappings for external SSRAM configurations */
102 #define BGE_SEND_RING_5_TO_6            0x00006000
103 #define BGE_SEND_RING_5_TO_6_END        0x00006FFF
104 #define BGE_SEND_RING_7_TO_8            0x00007000
105 #define BGE_SEND_RING_7_TO_8_END        0x00007FFF
106 #define BGE_SEND_RING_9_TO_16           0x00008000
107 #define BGE_SEND_RING_9_TO_16_END       0x0000BFFF
108 #define BGE_EXT_STD_RX_RINGS            0x0000C000
109 #define BGE_EXT_STD_RX_RINGS_END        0x0000CFFF
110 #define BGE_EXT_JUMBO_RX_RINGS          0x0000D000
111 #define BGE_EXT_JUMBO_RX_RINGS_END      0x0000DFFF
112 #define BGE_MINI_RX_RINGS               0x0000E000
113 #define BGE_MINI_RX_RINGS_END           0x0000FFFF
114 #define BGE_AVAIL_REGION1               0x00010000 /* or expansion ROM */
115 #define BGE_AVAIL_REGION1_END           0x00017FFF
116 #define BGE_AVAIL_REGION2               0x00018000 /* or expansion ROM */
117 #define BGE_AVAIL_REGION2_END           0x0001FFFF
118 #define BGE_EXT_SSRAM                   0x00020000
119 #define BGE_EXT_SSRAM_END               0x000FFFFF
120
121
122 /*
123  * BCM570x register offsets. These are memory mapped registers
124  * which can be accessed with the CSR_READ_4()/CSR_WRITE_4() macros.
125  * Each register must be accessed using 32 bit operations.
126  *
127  * All registers are accessed through a 32K shared memory block.
128  * The first group of registers are actually copies of the PCI
129  * configuration space registers.
130  */
131
132 /*
133  * PCI registers defined in the PCI 2.2 spec.
134  */
135 #define BGE_PCI_VID                     0x00
136 #define BGE_PCI_DID                     0x02
137 #define BGE_PCI_CMD                     0x04
138 #define BGE_PCI_STS                     0x06
139 #define BGE_PCI_REV                     0x08
140 #define BGE_PCI_CLASS                   0x09
141 #define BGE_PCI_CACHESZ                 0x0C
142 #define BGE_PCI_LATTIMER                0x0D
143 #define BGE_PCI_HDRTYPE                 0x0E
144 #define BGE_PCI_BIST                    0x0F
145 #define BGE_PCI_BAR0                    0x10
146 #define BGE_PCI_BAR1                    0x14
147 #define BGE_PCI_SUBSYS                  0x2C
148 #define BGE_PCI_SUBVID                  0x2E
149 #define BGE_PCI_ROMBASE                 0x30
150 #define BGE_PCI_CAPPTR                  0x34
151 #define BGE_PCI_INTLINE                 0x3C
152 #define BGE_PCI_INTPIN                  0x3D
153 #define BGE_PCI_MINGNT                  0x3E
154 #define BGE_PCI_MAXLAT                  0x3F
155 #define BGE_PCI_PCIXCAP                 0x40
156 #define BGE_PCI_NEXTPTR_PM              0x41
157 #define BGE_PCI_PCIX_CMD                0x42
158 #define BGE_PCI_PCIX_STS                0x44
159 #define BGE_PCI_PWRMGMT_CAPID           0x48
160 #define BGE_PCI_NEXTPTR_VPD             0x49
161 #define BGE_PCI_PWRMGMT_CAPS            0x4A
162 #define BGE_PCI_PWRMGMT_CMD             0x4C
163 #define BGE_PCI_PWRMGMT_STS             0x4D
164 #define BGE_PCI_PWRMGMT_DATA            0x4F
165 #define BGE_PCI_VPD_CAPID               0x50
166 #define BGE_PCI_NEXTPTR_MSI             0x51
167 #define BGE_PCI_VPD_ADDR                0x52
168 #define BGE_PCI_VPD_DATA                0x54
169 #define BGE_PCI_MSI_CAPID               0x58
170 #define BGE_PCI_NEXTPTR_NONE            0x59
171 #define BGE_PCI_MSI_CTL                 0x5A
172 #define BGE_PCI_MSI_ADDR_HI             0x5C
173 #define BGE_PCI_MSI_ADDR_LO             0x60
174 #define BGE_PCI_MSI_DATA                0x64
175
176 /* PCI MSI. ??? */
177 #define BGE_PCIE_CAPID_REG              0xD0
178 #define BGE_PCIE_CAPID                  0x10
179
180 /*
181  * PCI registers specific to the BCM570x family.
182  */
183 #define BGE_PCI_MISC_CTL                0x68
184 #define BGE_PCI_DMA_RW_CTL              0x6C
185 #define BGE_PCI_PCISTATE                0x70
186 #define BGE_PCI_CLKCTL                  0x74
187 #define BGE_PCI_REG_BASEADDR            0x78
188 #define BGE_PCI_MEMWIN_BASEADDR         0x7C
189 #define BGE_PCI_REG_DATA                0x80
190 #define BGE_PCI_MEMWIN_DATA             0x84
191 #define BGE_PCI_MODECTL                 0x88
192 #define BGE_PCI_MISC_CFG                0x8C
193 #define BGE_PCI_MISC_LOCALCTL           0x90
194 #define BGE_PCI_UNDI_RX_STD_PRODIDX_HI  0x98
195 #define BGE_PCI_UNDI_RX_STD_PRODIDX_LO  0x9C
196 #define BGE_PCI_UNDI_RX_RTN_CONSIDX_HI  0xA0
197 #define BGE_PCI_UNDI_RX_RTN_CONSIDX_LO  0xA4
198 #define BGE_PCI_UNDI_TX_BD_PRODIDX_HI   0xA8
199 #define BGE_PCI_UNDI_TX_BD_PRODIDX_LO   0xAC
200 #define BGE_PCI_ISR_MBX_HI              0xB0
201 #define BGE_PCI_ISR_MBX_LO              0xB4
202 #define BGE_PCI_PRODID_ASICREV          0xBC
203
204 /* PCI Misc. Host control register */
205 #define BGE_PCIMISCCTL_CLEAR_INTA       0x00000001
206 #define BGE_PCIMISCCTL_MASK_PCI_INTR    0x00000002
207 #define BGE_PCIMISCCTL_ENDIAN_BYTESWAP  0x00000004
208 #define BGE_PCIMISCCTL_ENDIAN_WORDSWAP  0x00000008
209 #define BGE_PCIMISCCTL_PCISTATE_RW      0x00000010
210 #define BGE_PCIMISCCTL_CLOCKCTL_RW      0x00000020
211 #define BGE_PCIMISCCTL_REG_WORDSWAP     0x00000040
212 #define BGE_PCIMISCCTL_INDIRECT_ACCESS  0x00000080
213 #define BGE_PCIMISCCTL_TAGGED_STATUS    0x00000200
214 #define BGE_PCIMISCCTL_ASICREV          0xFFFF0000
215 #define BGE_PCIMISCCTL_ASICREV_SHIFT    16
216
217 #if BYTE_ORDER == LITTLE_ENDIAN
218 #define BGE_DMA_SWAP_OPTIONS            (BGE_MODECTL_WORDSWAP_NONFRAME |\
219                                          BGE_MODECTL_BYTESWAP_DATA |    \
220                                          BGE_MODECTL_WORDSWAP_DATA)
221 #else
222 #define BGE_DMA_SWAP_OPTIONS            (BGE_MODECTL_WORDSWAP_NONFRAME |\
223                                          BGE_MODECTL_BYTESWAP_NONFRAME |\
224                                          BGE_MODECTL_BYTESWAP_DATA |
225                                          BGE_MODECTL_WORDSWAP_DATA)
226 #endif
227
228 #define BGE_HIF_SWAP_OPTIONS            BGE_PCIMISCCTL_ENDIAN_WORDSWAP
229 #define BGE_INIT                        (BGE_HIF_SWAP_OPTIONS |         \
230                                          BGE_PCIMISCCTL_CLEAR_INTA |    \
231                                          BGE_PCIMISCCTL_MASK_PCI_INTR | \
232                                          BGE_PCIMISCCTL_INDIRECT_ACCESS)
233
234 #define BGE_PCISTAT_INTR_NOTACT         0x2
235
236 #define BGE_CHIPID_TIGON_I              0x4000
237 #define BGE_CHIPID_TIGON_II             0x6000
238 #define BGE_CHIPID_BCM5700_A0           0x7000
239 #define BGE_CHIPID_BCM5700_A1           0x7001
240 #define BGE_CHIPID_BCM5700_B0           0x7100
241 #define BGE_CHIPID_BCM5700_B1           0x7101
242 #define BGE_CHIPID_BCM5700_B2           0x7102
243 #define BGE_CHIPID_BCM5700_B3           0x7103
244 #define BGE_CHIPID_BCM5700_ALTIMA       0x7104
245 #define BGE_CHIPID_BCM5700_C0           0x7200
246 #define BGE_CHIPID_BCM5701_A0           0x0000  /* grrrr */
247 #define BGE_CHIPID_BCM5701_B0           0x0100
248 #define BGE_CHIPID_BCM5701_B2           0x0102
249 #define BGE_CHIPID_BCM5701_B5           0x0105
250 #define BGE_CHIPID_BCM5703_A0           0x1000
251 #define BGE_CHIPID_BCM5703_A1           0x1001
252 #define BGE_CHIPID_BCM5703_A2           0x1002
253 #define BGE_CHIPID_BCM5703_A3           0x1003
254 #define BGE_CHIPID_BCM5703_B0           0x1100
255 #define BGE_CHIPID_BCM5704_A0           0x2000
256 #define BGE_CHIPID_BCM5704_A1           0x2001
257 #define BGE_CHIPID_BCM5704_A2           0x2002
258 #define BGE_CHIPID_BCM5704_A3           0x2003
259 #define BGE_CHIPID_BCM5704_B0           0x2100
260 #define BGE_CHIPID_BCM5705_A0           0x3000
261 #define BGE_CHIPID_BCM5705_A1           0x3001
262 #define BGE_CHIPID_BCM5705_A2           0x3002
263 #define BGE_CHIPID_BCM5705_A3           0x3003
264 #define BGE_CHIPID_BCM5750_A0           0x4000
265 #define BGE_CHIPID_BCM5750_A1           0x4001
266 #define BGE_CHIPID_BCM5750_A3           0x4003
267 #define BGE_CHIPID_BCM5750_B0           0x4100
268 #define BGE_CHIPID_BCM5750_B1           0x4101
269 #define BGE_CHIPID_BCM5750_C0           0x4200
270 #define BGE_CHIPID_BCM5750_C1           0x4201
271 #define BGE_CHIPID_BCM5750_C2           0x4202
272 #define BGE_CHIPID_BCM5714_A0           0x5000
273 #define BGE_CHIPID_BCM5752_A0           0x6000
274 #define BGE_CHIPID_BCM5752_A1           0x6001
275 #define BGE_CHIPID_BCM5752_A2           0x6002
276 #define BGE_CHIPID_BCM5714_B0           0x8000
277 #define BGE_CHIPID_BCM5714_B3           0x8003
278 #define BGE_CHIPID_BCM5715_A0           0x9000
279 #define BGE_CHIPID_BCM5715_A1           0x9001
280 #define BGE_CHIPID_BCM5715_A3           0x9003
281 #define BGE_CHIPID_BCM5722_A0           0xa200
282 #define BGE_CHIPID_BCM5755_A0           0xa000
283 #define BGE_CHIPID_BCM5755_A1           0xa001
284 #define BGE_CHIPID_BCM5755_A2           0xa002
285 #define BGE_CHIPID_BCM5754_A0           0xb000
286 #define BGE_CHIPID_BCM5754_A1           0xb001
287 #define BGE_CHIPID_BCM5754_A2           0xb002
288 #define BGE_CHIPID_BCM5761_A0           0x5761000
289 #define BGE_CHIPID_BCM5761_A1           0x5761100
290 #define BGE_CHIPID_BCM5784_A0           0x5784000
291 #define BGE_CHIPID_BCM5784_A1           0x5784100
292 #define BGE_CHIPID_BCM5787_A0           0xb000
293 #define BGE_CHIPID_BCM5787_A1           0xb001
294 #define BGE_CHIPID_BCM5787_A2           0xb002
295 #define BGE_CHIPID_BCM5906_A0           0xc000
296 #define BGE_CHIPID_BCM5906_A1           0xc001
297 #define BGE_CHIPID_BCM5906_A2           0xc002
298 #define BGE_CHIPID_BCM57780_A0          0x57780000
299 #define BGE_CHIPID_BCM57780_A1          0x57780001
300
301 /* shorthand one */
302 #define BGE_ASICREV(x)                  ((x) >> 12)
303 #define BGE_ASICREV_BCM5701             0x00
304 #define BGE_ASICREV_BCM5703             0x01
305 #define BGE_ASICREV_BCM5704             0x02
306 #define BGE_ASICREV_BCM5705             0x03
307 #define BGE_ASICREV_BCM5750             0x04
308 #define BGE_ASICREV_BCM5714_A0          0x05
309 #define BGE_ASICREV_BCM5752             0x06
310 #define BGE_ASICREV_BCM5700             0x07
311 #define BGE_ASICREV_BCM5780             0x08
312 #define BGE_ASICREV_BCM5714             0x09
313 #define BGE_ASICREV_BCM5755             0x0a
314 #define BGE_ASICREV_BCM5754             0x0b
315 #define BGE_ASICREV_BCM5787             0x0b
316 #define BGE_ASICREV_BCM5906             0x0c
317
318 /* Should consult BGE_PCI_PRODID_ASICREV for ChipID */
319 #define BGE_ASICREV_USE_PRODID_REG      0x0f
320 /* BGE_PCI_PRODID_ASICREV ASIC rev. identifiers. */ 
321 #define BGE_ASICREV_BCM5761             0x5761
322 #define BGE_ASICREV_BCM5784             0x5784
323 #define BGE_ASICREV_BCM5785             0x5785
324 #define BGE_ASICREV_BCM57780            0x57780
325
326 /* chip revisions */
327 #define BGE_CHIPREV(x)                  ((x) >> 8)
328 #define BGE_CHIPREV_5700_AX             0x70
329 #define BGE_CHIPREV_5700_BX             0x71
330 #define BGE_CHIPREV_5700_CX             0x72
331 #define BGE_CHIPREV_5701_AX             0x00
332 #define BGE_CHIPREV_5703_AX             0x10
333 #define BGE_CHIPREV_5704_AX             0x20
334 #define BGE_CHIPREV_5704_BX             0x21
335 #define BGE_CHIPREV_5750_AX             0x40
336 #define BGE_CHIPREV_5750_BX             0x41
337 /* BGE_PCI_PRODID_ASICREV chip rev. identifiers. */
338 #define BGE_CHIPREV_5761_AX             0x57611
339 #define BGE_CHIPREV_5784_AX             0x57841
340
341 /* PCI DMA Read/Write Control register */
342 #define BGE_PCIDMARWCTL_MINDMA          0x000000FF
343 #define BGE_PCIDMARWCTL_RDADRR_BNDRY    0x00000700
344 #define BGE_PCIDMARWCTL_WRADDR_BNDRY    0x00003800
345 #define BGE_PCIDMARWCTL_ONEDMA_ATONCE   0x00004000
346 #define BGE_PCIDMARWCTL_RD_WAT          0x00070000
347 # define BGE_PCIDMARWCTL_RD_WAT_SHIFT   16
348 #define BGE_PCIDMARWCTL_WR_WAT          0x00380000
349 # define BGE_PCIDMARWCTL_WR_WAT_SHIFT   19
350 #define BGE_PCIDMARWCTL_USE_MRM         0x00400000
351 #define BGE_PCIDMARWCTL_ASRT_ALL_BE     0x00800000
352 #define BGE_PCIDMARWCTL_DFLT_PCI_RD_CMD 0x0F000000
353 # define  BGE_PCIDMA_RWCTL_PCI_RD_CMD_SHIFT     24
354 #define BGE_PCIDMARWCTL_DFLT_PCI_WR_CMD 0xF0000000
355 # define  BGE_PCIDMA_RWCTL_PCI_WR_CMD_SHIFT     28
356
357 #define BGE_PCI_READ_BNDRY_DISABLE      0x00000000
358 #define BGE_PCI_READ_BNDRY_16BYTES      0x00000100
359 #define BGE_PCI_READ_BNDRY_32BYTES      0x00000200
360 #define BGE_PCI_READ_BNDRY_64BYTES      0x00000300
361 #define BGE_PCI_READ_BNDRY_128BYTES     0x00000400
362 #define BGE_PCI_READ_BNDRY_256BYTES     0x00000500
363 #define BGE_PCI_READ_BNDRY_512BYTES     0x00000600
364 #define BGE_PCI_READ_BNDRY_1024BYTES    0x00000700
365
366 #define BGE_PCI_WRITE_BNDRY_DISABLE     0x00000000
367 #define BGE_PCI_WRITE_BNDRY_16BYTES     0x00000800
368 #define BGE_PCI_WRITE_BNDRY_32BYTES     0x00001000
369 #define BGE_PCI_WRITE_BNDRY_64BYTES     0x00001800
370 #define BGE_PCI_WRITE_BNDRY_128BYTES    0x00002000
371 #define BGE_PCI_WRITE_BNDRY_256BYTES    0x00002800
372 #define BGE_PCI_WRITE_BNDRY_512BYTES    0x00003000
373 #define BGE_PCI_WRITE_BNDRY_1024BYTES   0x00003800
374
375 /*
376  * PCI state register -- note, this register is read only
377  * unless the PCISTATE_WR bit of the PCI Misc. Host Control
378  * register is set.
379  */
380 #define BGE_PCISTATE_FORCE_RESET        0x00000001
381 #define BGE_PCISTATE_INTR_STATE         0x00000002
382 #define BGE_PCISTATE_PCI_BUSMODE        0x00000004 /* 1 = PCI, 0 = PCI-X */
383 #define BGE_PCISTATE_PCI_BUSSPEED       0x00000008 /* 1 = 66/133, 0 = 33/66 */
384 #define BGE_PCISTATE_32BIT_BUS          0x00000010 /* 1 = 32bit, 0 = 64bit */
385 #define BGE_PCISTATE_WANT_EXPROM        0x00000020
386 #define BGE_PCISTATE_EXPROM_RETRY       0x00000040
387 #define BGE_PCISTATE_FLATVIEW_MODE      0x00000100
388 #define BGE_PCISTATE_PCI_TGT_RETRY_MAX  0x00000E00
389
390 /*
391  * PCI Clock Control register -- note, this register is read only
392  * unless the CLOCKCTL_RW bit of the PCI Misc. Host Control
393  * register is set.
394  */
395 #define BGE_PCICLOCKCTL_DETECTED_SPEED  0x0000000F
396 #define BGE_PCICLOCKCTL_M66EN           0x00000080
397 #define BGE_PCICLOCKCTL_LOWPWR_CLKMODE  0x00000200
398 #define BGE_PCICLOCKCTL_RXCPU_CLK_DIS   0x00000400
399 #define BGE_PCICLOCKCTL_TXCPU_CLK_DIS   0x00000800
400 #define BGE_PCICLOCKCTL_ALTCLK          0x00001000
401 #define BGE_PCICLOCKCTL_ALTCLK_SRC      0x00002000
402 #define BGE_PCICLOCKCTL_PCIPLL_DISABLE  0x00004000
403 #define BGE_PCICLOCKCTL_SYSPLL_DISABLE  0x00008000
404 #define BGE_PCICLOCKCTL_BIST_ENABLE     0x00010000
405
406
407 #ifndef PCIM_CMD_MWIEN
408 #define PCIM_CMD_MWIEN                  0x0010
409 #endif
410
411 /*
412  * High priority mailbox registers
413  * Each mailbox is 64-bits wide, though we only use the
414  * lower 32 bits. To write a 64-bit value, write the upper 32 bits
415  * first. The NIC will load the mailbox after the lower 32 bit word
416  * has been updated.
417  */
418 #define BGE_MBX_IRQ0_HI                 0x0200
419 #define BGE_MBX_IRQ0_LO                 0x0204
420 #define BGE_MBX_IRQ1_HI                 0x0208
421 #define BGE_MBX_IRQ1_LO                 0x020C
422 #define BGE_MBX_IRQ2_HI                 0x0210
423 #define BGE_MBX_IRQ2_LO                 0x0214
424 #define BGE_MBX_IRQ3_HI                 0x0218
425 #define BGE_MBX_IRQ3_LO                 0x021C
426 #define BGE_MBX_GEN0_HI                 0x0220
427 #define BGE_MBX_GEN0_LO                 0x0224
428 #define BGE_MBX_GEN1_HI                 0x0228
429 #define BGE_MBX_GEN1_LO                 0x022C
430 #define BGE_MBX_GEN2_HI                 0x0230
431 #define BGE_MBX_GEN2_LO                 0x0234
432 #define BGE_MBX_GEN3_HI                 0x0228
433 #define BGE_MBX_GEN3_LO                 0x022C
434 #define BGE_MBX_GEN4_HI                 0x0240
435 #define BGE_MBX_GEN4_LO                 0x0244
436 #define BGE_MBX_GEN5_HI                 0x0248
437 #define BGE_MBX_GEN5_LO                 0x024C
438 #define BGE_MBX_GEN6_HI                 0x0250
439 #define BGE_MBX_GEN6_LO                 0x0254
440 #define BGE_MBX_GEN7_HI                 0x0258
441 #define BGE_MBX_GEN7_LO                 0x025C
442 #define BGE_MBX_RELOAD_STATS_HI         0x0260
443 #define BGE_MBX_RELOAD_STATS_LO         0x0264
444 #define BGE_MBX_RX_STD_PROD_HI          0x0268
445 #define BGE_MBX_RX_STD_PROD_LO          0x026C
446 #define BGE_MBX_RX_JUMBO_PROD_HI        0x0270
447 #define BGE_MBX_RX_JUMBO_PROD_LO        0x0274
448 #define BGE_MBX_RX_MINI_PROD_HI         0x0278
449 #define BGE_MBX_RX_MINI_PROD_LO         0x027C
450 #define BGE_MBX_RX_CONS0_HI             0x0280
451 #define BGE_MBX_RX_CONS0_LO             0x0284
452 #define BGE_MBX_RX_CONS1_HI             0x0288
453 #define BGE_MBX_RX_CONS1_LO             0x028C
454 #define BGE_MBX_RX_CONS2_HI             0x0290
455 #define BGE_MBX_RX_CONS2_LO             0x0294
456 #define BGE_MBX_RX_CONS3_HI             0x0298
457 #define BGE_MBX_RX_CONS3_LO             0x029C
458 #define BGE_MBX_RX_CONS4_HI             0x02A0
459 #define BGE_MBX_RX_CONS4_LO             0x02A4
460 #define BGE_MBX_RX_CONS5_HI             0x02A8
461 #define BGE_MBX_RX_CONS5_LO             0x02AC
462 #define BGE_MBX_RX_CONS6_HI             0x02B0
463 #define BGE_MBX_RX_CONS6_LO             0x02B4
464 #define BGE_MBX_RX_CONS7_HI             0x02B8
465 #define BGE_MBX_RX_CONS7_LO             0x02BC
466 #define BGE_MBX_RX_CONS8_HI             0x02C0
467 #define BGE_MBX_RX_CONS8_LO             0x02C4
468 #define BGE_MBX_RX_CONS9_HI             0x02C8
469 #define BGE_MBX_RX_CONS9_LO             0x02CC
470 #define BGE_MBX_RX_CONS10_HI            0x02D0
471 #define BGE_MBX_RX_CONS10_LO            0x02D4
472 #define BGE_MBX_RX_CONS11_HI            0x02D8
473 #define BGE_MBX_RX_CONS11_LO            0x02DC
474 #define BGE_MBX_RX_CONS12_HI            0x02E0
475 #define BGE_MBX_RX_CONS12_LO            0x02E4
476 #define BGE_MBX_RX_CONS13_HI            0x02E8
477 #define BGE_MBX_RX_CONS13_LO            0x02EC
478 #define BGE_MBX_RX_CONS14_HI            0x02F0
479 #define BGE_MBX_RX_CONS14_LO            0x02F4
480 #define BGE_MBX_RX_CONS15_HI            0x02F8
481 #define BGE_MBX_RX_CONS15_LO            0x02FC
482 #define BGE_MBX_TX_HOST_PROD0_HI        0x0300
483 #define BGE_MBX_TX_HOST_PROD0_LO        0x0304
484 #define BGE_MBX_TX_HOST_PROD1_HI        0x0308
485 #define BGE_MBX_TX_HOST_PROD1_LO        0x030C
486 #define BGE_MBX_TX_HOST_PROD2_HI        0x0310
487 #define BGE_MBX_TX_HOST_PROD2_LO        0x0314
488 #define BGE_MBX_TX_HOST_PROD3_HI        0x0318
489 #define BGE_MBX_TX_HOST_PROD3_LO        0x031C
490 #define BGE_MBX_TX_HOST_PROD4_HI        0x0320
491 #define BGE_MBX_TX_HOST_PROD4_LO        0x0324
492 #define BGE_MBX_TX_HOST_PROD5_HI        0x0328
493 #define BGE_MBX_TX_HOST_PROD5_LO        0x032C
494 #define BGE_MBX_TX_HOST_PROD6_HI        0x0330
495 #define BGE_MBX_TX_HOST_PROD6_LO        0x0334
496 #define BGE_MBX_TX_HOST_PROD7_HI        0x0338
497 #define BGE_MBX_TX_HOST_PROD7_LO        0x033C
498 #define BGE_MBX_TX_HOST_PROD8_HI        0x0340
499 #define BGE_MBX_TX_HOST_PROD8_LO        0x0344
500 #define BGE_MBX_TX_HOST_PROD9_HI        0x0348
501 #define BGE_MBX_TX_HOST_PROD9_LO        0x034C
502 #define BGE_MBX_TX_HOST_PROD10_HI       0x0350
503 #define BGE_MBX_TX_HOST_PROD10_LO       0x0354
504 #define BGE_MBX_TX_HOST_PROD11_HI       0x0358
505 #define BGE_MBX_TX_HOST_PROD11_LO       0x035C
506 #define BGE_MBX_TX_HOST_PROD12_HI       0x0360
507 #define BGE_MBX_TX_HOST_PROD12_LO       0x0364
508 #define BGE_MBX_TX_HOST_PROD13_HI       0x0368
509 #define BGE_MBX_TX_HOST_PROD13_LO       0x036C
510 #define BGE_MBX_TX_HOST_PROD14_HI       0x0370
511 #define BGE_MBX_TX_HOST_PROD14_LO       0x0374
512 #define BGE_MBX_TX_HOST_PROD15_HI       0x0378
513 #define BGE_MBX_TX_HOST_PROD15_LO       0x037C
514 #define BGE_MBX_TX_NIC_PROD0_HI         0x0380
515 #define BGE_MBX_TX_NIC_PROD0_LO         0x0384
516 #define BGE_MBX_TX_NIC_PROD1_HI         0x0388
517 #define BGE_MBX_TX_NIC_PROD1_LO         0x038C
518 #define BGE_MBX_TX_NIC_PROD2_HI         0x0390
519 #define BGE_MBX_TX_NIC_PROD2_LO         0x0394
520 #define BGE_MBX_TX_NIC_PROD3_HI         0x0398
521 #define BGE_MBX_TX_NIC_PROD3_LO         0x039C
522 #define BGE_MBX_TX_NIC_PROD4_HI         0x03A0
523 #define BGE_MBX_TX_NIC_PROD4_LO         0x03A4
524 #define BGE_MBX_TX_NIC_PROD5_HI         0x03A8
525 #define BGE_MBX_TX_NIC_PROD5_LO         0x03AC
526 #define BGE_MBX_TX_NIC_PROD6_HI         0x03B0
527 #define BGE_MBX_TX_NIC_PROD6_LO         0x03B4
528 #define BGE_MBX_TX_NIC_PROD7_HI         0x03B8
529 #define BGE_MBX_TX_NIC_PROD7_LO         0x03BC
530 #define BGE_MBX_TX_NIC_PROD8_HI         0x03C0
531 #define BGE_MBX_TX_NIC_PROD8_LO         0x03C4
532 #define BGE_MBX_TX_NIC_PROD9_HI         0x03C8
533 #define BGE_MBX_TX_NIC_PROD9_LO         0x03CC
534 #define BGE_MBX_TX_NIC_PROD10_HI        0x03D0
535 #define BGE_MBX_TX_NIC_PROD10_LO        0x03D4
536 #define BGE_MBX_TX_NIC_PROD11_HI        0x03D8
537 #define BGE_MBX_TX_NIC_PROD11_LO        0x03DC
538 #define BGE_MBX_TX_NIC_PROD12_HI        0x03E0
539 #define BGE_MBX_TX_NIC_PROD12_LO        0x03E4
540 #define BGE_MBX_TX_NIC_PROD13_HI        0x03E8
541 #define BGE_MBX_TX_NIC_PROD13_LO        0x03EC
542 #define BGE_MBX_TX_NIC_PROD14_HI        0x03F0
543 #define BGE_MBX_TX_NIC_PROD14_LO        0x03F4
544 #define BGE_MBX_TX_NIC_PROD15_HI        0x03F8
545 #define BGE_MBX_TX_NIC_PROD15_LO        0x03FC
546
547 #define BGE_TX_RINGS_MAX                4
548 #define BGE_TX_RINGS_EXTSSRAM_MAX       16
549 #define BGE_RX_RINGS_MAX                16
550
551 /* Ethernet MAC control registers */
552 #define BGE_MAC_MODE                    0x0400
553 #define BGE_MAC_STS                     0x0404
554 #define BGE_MAC_EVT_ENB                 0x0408
555 #define BGE_MAC_LED_CTL                 0x040C
556 #define BGE_MAC_ADDR1_LO                0x0410
557 #define BGE_MAC_ADDR1_HI                0x0414
558 #define BGE_MAC_ADDR2_LO                0x0418
559 #define BGE_MAC_ADDR2_HI                0x041C
560 #define BGE_MAC_ADDR3_LO                0x0420
561 #define BGE_MAC_ADDR3_HI                0x0424
562 #define BGE_MAC_ADDR4_LO                0x0428
563 #define BGE_MAC_ADDR4_HI                0x042C
564 #define BGE_WOL_PATPTR                  0x0430
565 #define BGE_WOL_PATCFG                  0x0434
566 #define BGE_TX_RANDOM_BACKOFF           0x0438
567 #define BGE_RX_MTU                      0x043C
568 #define BGE_GBIT_PCS_TEST               0x0440
569 #define BGE_TX_TBI_AUTONEG              0x0444
570 #define BGE_RX_TBI_AUTONEG              0x0448
571 #define BGE_MI_COMM                     0x044C
572 #define BGE_MI_STS                      0x0450
573 #define BGE_MI_MODE                     0x0454
574 #define BGE_AUTOPOLL_STS                0x0458
575 #define BGE_TX_MODE                     0x045C
576 #define BGE_TX_STS                      0x0460
577 #define BGE_TX_LENGTHS                  0x0464
578 #define BGE_RX_MODE                     0x0468
579 #define BGE_RX_STS                      0x046C
580 #define BGE_MAR0                        0x0470
581 #define BGE_MAR1                        0x0474
582 #define BGE_MAR2                        0x0478
583 #define BGE_MAR3                        0x047C
584 #define BGE_RX_BD_RULES_CTL0            0x0480
585 #define BGE_RX_BD_RULES_MASKVAL0        0x0484
586 #define BGE_RX_BD_RULES_CTL1            0x0488
587 #define BGE_RX_BD_RULES_MASKVAL1        0x048C
588 #define BGE_RX_BD_RULES_CTL2            0x0490
589 #define BGE_RX_BD_RULES_MASKVAL2        0x0494
590 #define BGE_RX_BD_RULES_CTL3            0x0498
591 #define BGE_RX_BD_RULES_MASKVAL3        0x049C
592 #define BGE_RX_BD_RULES_CTL4            0x04A0
593 #define BGE_RX_BD_RULES_MASKVAL4        0x04A4
594 #define BGE_RX_BD_RULES_CTL5            0x04A8
595 #define BGE_RX_BD_RULES_MASKVAL5        0x04AC
596 #define BGE_RX_BD_RULES_CTL6            0x04B0
597 #define BGE_RX_BD_RULES_MASKVAL6        0x04B4
598 #define BGE_RX_BD_RULES_CTL7            0x04B8
599 #define BGE_RX_BD_RULES_MASKVAL7        0x04BC
600 #define BGE_RX_BD_RULES_CTL8            0x04C0
601 #define BGE_RX_BD_RULES_MASKVAL8        0x04C4
602 #define BGE_RX_BD_RULES_CTL9            0x04C8
603 #define BGE_RX_BD_RULES_MASKVAL9        0x04CC
604 #define BGE_RX_BD_RULES_CTL10           0x04D0
605 #define BGE_RX_BD_RULES_MASKVAL10       0x04D4
606 #define BGE_RX_BD_RULES_CTL11           0x04D8
607 #define BGE_RX_BD_RULES_MASKVAL11       0x04DC
608 #define BGE_RX_BD_RULES_CTL12           0x04E0
609 #define BGE_RX_BD_RULES_MASKVAL12       0x04E4
610 #define BGE_RX_BD_RULES_CTL13           0x04E8
611 #define BGE_RX_BD_RULES_MASKVAL13       0x04EC
612 #define BGE_RX_BD_RULES_CTL14           0x04F0
613 #define BGE_RX_BD_RULES_MASKVAL14       0x04F4
614 #define BGE_RX_BD_RULES_CTL15           0x04F8
615 #define BGE_RX_BD_RULES_MASKVAL15       0x04FC
616 #define BGE_RX_RULES_CFG                0x0500
617 #define BGE_MAX_RX_FRAME_LOWAT          0x0504
618 #define BGE_SERDES_CFG                  0x0590
619 #define BGE_SERDES_STS                  0x0594
620 #define BGE_SGDIG_CFG                   0x05B0
621 #define BGE_SGDIG_STS                   0x05B4
622 #define BGE_RX_STATS                    0x0800
623 #define BGE_TX_STATS                    0x0880
624
625 /* Ethernet MAC Mode register */
626 #define BGE_MACMODE_RESET               0x00000001
627 #define BGE_MACMODE_HALF_DUPLEX         0x00000002
628 #define BGE_MACMODE_PORTMODE            0x0000000C
629 #define BGE_MACMODE_LOOPBACK            0x00000010
630 #define BGE_MACMODE_RX_TAGGEDPKT        0x00000080
631 #define BGE_MACMODE_TX_BURST_ENB        0x00000100
632 #define BGE_MACMODE_MAX_DEFER           0x00000200
633 #define BGE_MACMODE_LINK_POLARITY       0x00000400
634 #define BGE_MACMODE_RX_STATS_ENB        0x00000800
635 #define BGE_MACMODE_RX_STATS_CLEAR      0x00001000
636 #define BGE_MACMODE_RX_STATS_FLUSH      0x00002000
637 #define BGE_MACMODE_TX_STATS_ENB        0x00004000
638 #define BGE_MACMODE_TX_STATS_CLEAR      0x00008000
639 #define BGE_MACMODE_TX_STATS_FLUSH      0x00010000
640 #define BGE_MACMODE_TBI_SEND_CFGS       0x00020000
641 #define BGE_MACMODE_MAGIC_PKT_ENB       0x00040000
642 #define BGE_MACMODE_ACPI_PWRON_ENB      0x00080000
643 #define BGE_MACMODE_MIP_ENB             0x00100000
644 #define BGE_MACMODE_TXDMA_ENB           0x00200000
645 #define BGE_MACMODE_RXDMA_ENB           0x00400000
646 #define BGE_MACMODE_FRMHDR_DMA_ENB      0x00800000
647
648 #define BGE_PORTMODE_NONE               0x00000000
649 #define BGE_PORTMODE_MII                0x00000004
650 #define BGE_PORTMODE_GMII               0x00000008
651 #define BGE_PORTMODE_TBI                0x0000000C
652
653 /* MAC Status register */
654 #define BGE_MACSTAT_TBI_PCS_SYNCHED     0x00000001
655 #define BGE_MACSTAT_TBI_SIGNAL_DETECT   0x00000002
656 #define BGE_MACSTAT_RX_CFG              0x00000004
657 #define BGE_MACSTAT_CFG_CHANGED         0x00000008
658 #define BGE_MACSTAT_SYNC_CHANGED        0x00000010
659 #define BGE_MACSTAT_PORT_DECODE_ERROR   0x00000400
660 #define BGE_MACSTAT_LINK_CHANGED        0x00001000
661 #define BGE_MACSTAT_MI_COMPLETE         0x00400000
662 #define BGE_MACSTAT_MI_INTERRUPT        0x00800000
663 #define BGE_MACSTAT_AUTOPOLL_ERROR      0x01000000
664 #define BGE_MACSTAT_ODI_ERROR           0x02000000
665 #define BGE_MACSTAT_RXSTAT_OFLOW        0x04000000
666 #define BGE_MACSTAT_TXSTAT_OFLOW        0x08000000
667
668 /* MAC Event Enable Register */
669 #define BGE_EVTENB_PORT_DECODE_ERROR    0x00000400
670 #define BGE_EVTENB_LINK_CHANGED         0x00001000
671 #define BGE_EVTENB_MI_COMPLETE          0x00400000
672 #define BGE_EVTENB_MI_INTERRUPT         0x00800000
673 #define BGE_EVTENB_AUTOPOLL_ERROR       0x01000000
674 #define BGE_EVTENB_ODI_ERROR            0x02000000
675 #define BGE_EVTENB_RXSTAT_OFLOW         0x04000000
676 #define BGE_EVTENB_TXSTAT_OFLOW         0x08000000
677
678 /* LED Control Register */
679 #define BGE_LEDCTL_LINKLED_OVERRIDE     0x00000001
680 #define BGE_LEDCTL_1000MBPS_LED         0x00000002
681 #define BGE_LEDCTL_100MBPS_LED          0x00000004
682 #define BGE_LEDCTL_10MBPS_LED           0x00000008
683 #define BGE_LEDCTL_TRAFLED_OVERRIDE     0x00000010
684 #define BGE_LEDCTL_TRAFLED_BLINK        0x00000020
685 #define BGE_LEDCTL_TREFLED_BLINK_2      0x00000040
686 #define BGE_LEDCTL_1000MBPS_STS         0x00000080
687 #define BGE_LEDCTL_100MBPS_STS          0x00000100
688 #define BGE_LEDCTL_10MBPS_STS           0x00000200
689 #define BGE_LEDCTL_TRADLED_STS          0x00000400
690 #define BGE_LEDCTL_BLINKPERIOD          0x7FF80000
691 #define BGE_LEDCTL_BLINKPERIOD_OVERRIDE 0x80000000
692
693 /* TX backoff seed register */
694 #define BGE_TX_BACKOFF_SEED_MASK        0x3F
695
696 /* Autopoll status register */
697 #define BGE_AUTOPOLLSTS_ERROR           0x00000001
698
699 /* Transmit MAC mode register */
700 #define BGE_TXMODE_RESET                0x00000001
701 #define BGE_TXMODE_ENABLE               0x00000002
702 #define BGE_TXMODE_FLOWCTL_ENABLE       0x00000010
703 #define BGE_TXMODE_BIGBACKOFF_ENABLE    0x00000020
704 #define BGE_TXMODE_LONGPAUSE_ENABLE     0x00000040
705 #define BGE_TXMODE_MBUF_LOCKUP_FIX      0x00000100
706
707 /* Transmit MAC status register */
708 #define BGE_TXSTAT_RX_XOFFED            0x00000001
709 #define BGE_TXSTAT_SENT_XOFF            0x00000002
710 #define BGE_TXSTAT_SENT_XON             0x00000004
711 #define BGE_TXSTAT_LINK_UP              0x00000008
712 #define BGE_TXSTAT_ODI_UFLOW            0x00000010
713 #define BGE_TXSTAT_ODI_OFLOW            0x00000020
714
715 /* Transmit MAC lengths register */
716 #define BGE_TXLEN_SLOTTIME              0x000000FF
717 #define BGE_TXLEN_IPG                   0x00000F00
718 #define BGE_TXLEN_CRS                   0x00003000
719
720 /* Receive MAC mode register */
721 #define BGE_RXMODE_RESET                0x00000001
722 #define BGE_RXMODE_ENABLE               0x00000002
723 #define BGE_RXMODE_FLOWCTL_ENABLE       0x00000004
724 #define BGE_RXMODE_RX_GIANTS            0x00000020
725 #define BGE_RXMODE_RX_RUNTS             0x00000040
726 #define BGE_RXMODE_8022_LENCHECK        0x00000080
727 #define BGE_RXMODE_RX_PROMISC           0x00000100
728 #define BGE_RXMODE_RX_NO_CRC_CHECK      0x00000200
729 #define BGE_RXMODE_RX_KEEP_VLAN_DIAG    0x00000400
730
731 /* Receive MAC status register */
732 #define BGE_RXSTAT_REMOTE_XOFFED        0x00000001
733 #define BGE_RXSTAT_RCVD_XOFF            0x00000002
734 #define BGE_RXSTAT_RCVD_XON             0x00000004
735
736 /* Receive Rules Control register */
737 #define BGE_RXRULECTL_OFFSET            0x000000FF
738 #define BGE_RXRULECTL_CLASS             0x00001F00
739 #define BGE_RXRULECTL_HDRTYPE           0x0000E000
740 #define BGE_RXRULECTL_COMPARE_OP        0x00030000
741 #define BGE_RXRULECTL_MAP               0x01000000
742 #define BGE_RXRULECTL_DISCARD           0x02000000
743 #define BGE_RXRULECTL_MASK              0x04000000
744 #define BGE_RXRULECTL_ACTIVATE_PROC3    0x08000000
745 #define BGE_RXRULECTL_ACTIVATE_PROC2    0x10000000
746 #define BGE_RXRULECTL_ACTIVATE_PROC1    0x20000000
747 #define BGE_RXRULECTL_ANDWITHNEXT       0x40000000
748
749 /* Receive Rules Mask register */
750 #define BGE_RXRULEMASK_VALUE            0x0000FFFF
751 #define BGE_RXRULEMASK_MASKVAL          0xFFFF0000
752
753 /* SERDES configuration register */
754 #define BGE_SERDESCFG_RXR               0x00000007 /* phase interpolator */
755 #define BGE_SERDESCFG_RXG               0x00000018 /* rx gain setting */
756 #define BGE_SERDESCFG_RXEDGESEL         0x00000040 /* rising/falling egde */
757 #define BGE_SERDESCFG_TX_BIAS           0x00000380 /* TXDAC bias setting */
758 #define BGE_SERDESCFG_IBMAX             0x00000400 /* bias current +25% */
759 #define BGE_SERDESCFG_IBMIN             0x00000800 /* bias current -25% */
760 #define BGE_SERDESCFG_TXMODE            0x00001000
761 #define BGE_SERDESCFG_TXEDGESEL         0x00002000 /* rising/falling edge */
762 #define BGE_SERDESCFG_MODE              0x00004000 /* TXCP/TXCN disabled */
763 #define BGE_SERDESCFG_PLLTEST           0x00008000 /* PLL test mode */
764 #define BGE_SERDESCFG_CDET              0x00010000 /* comma detect enable */
765 #define BGE_SERDESCFG_TBILOOP           0x00020000 /* local loopback */
766 #define BGE_SERDESCFG_REMLOOP           0x00040000 /* remote loopback */
767 #define BGE_SERDESCFG_INVPHASE          0x00080000 /* Reverse 125Mhz clock */
768 #define BGE_SERDESCFG_12REGCTL          0x00300000 /* 1.2v regulator ctl */
769 #define BGE_SERDESCFG_REGCTL            0x00C00000 /* regulator ctl (2.5v) */
770
771 /* SERDES status register */
772 #define BGE_SERDESSTS_RXSTAT            0x0000000F /* receive status bits */
773 #define BGE_SERDESSTS_CDET              0x00000010 /* comma code detected */
774
775 /* SGDIG config (not documented) */
776 #define BGE_SGDIGCFG_PAUSE_CAP          0x00000800
777 #define BGE_SGDIGCFG_ASYM_PAUSE         0x00001000
778 #define BGE_SGDIGCFG_SEND               0x40000000
779 #define BGE_SGDIGCFG_AUTO               0x80000000
780
781 /* SGDIG status (not documented) */
782 #define BGE_SGDIGSTS_PAUSE_CAP          0x00080000
783 #define BGE_SGDIGSTS_ASYM_PAUSE         0x00100000
784 #define BGE_SGDIGSTS_DONE               0x00000002
785
786 /* MI communication register */
787 #define BGE_MICOMM_DATA                 0x0000FFFF
788 #define BGE_MICOMM_REG                  0x001F0000
789 #define BGE_MICOMM_PHY                  0x03E00000
790 #define BGE_MICOMM_CMD                  0x0C000000
791 #define BGE_MICOMM_READFAIL             0x10000000
792 #define BGE_MICOMM_BUSY                 0x20000000
793
794 #define BGE_MIREG(x)    ((x & 0x1F) << 16)
795 #define BGE_MIPHY(x)    ((x & 0x1F) << 21)
796 #define BGE_MICMD_WRITE                 0x04000000
797 #define BGE_MICMD_READ                  0x08000000
798
799 /* MI status register */
800 #define BGE_MISTS_LINK                  0x00000001
801 #define BGE_MISTS_10MBPS                0x00000002
802
803 #define BGE_MIMODE_CLK_10MHZ            0x00000001
804 #define BGE_MIMODE_SHORTPREAMBLE        0x00000002
805 #define BGE_MIMODE_AUTOPOLL             0x00000010
806 #define BGE_MIMODE_CLKCNT               0x001F0000
807 #define BGE_MIMODE_500KHZ_CONST         0x00008000
808 #define BGE_MIMODE_BASE                 0x000C0000
809
810
811 /*
812  * Send data initiator control registers.
813  */
814 #define BGE_SDI_MODE                    0x0C00
815 #define BGE_SDI_STATUS                  0x0C04
816 #define BGE_SDI_STATS_CTL               0x0C08
817 #define BGE_SDI_STATS_ENABLE_MASK       0x0C0C
818 #define BGE_SDI_STATS_INCREMENT_MASK    0x0C10
819 #define BGE_ISO_PKT_TX                  0x0C20
820 #define BGE_LOCSTATS_COS0               0x0C80
821 #define BGE_LOCSTATS_COS1               0x0C84
822 #define BGE_LOCSTATS_COS2               0x0C88
823 #define BGE_LOCSTATS_COS3               0x0C8C
824 #define BGE_LOCSTATS_COS4               0x0C90
825 #define BGE_LOCSTATS_COS5               0x0C84
826 #define BGE_LOCSTATS_COS6               0x0C98
827 #define BGE_LOCSTATS_COS7               0x0C9C
828 #define BGE_LOCSTATS_COS8               0x0CA0
829 #define BGE_LOCSTATS_COS9               0x0CA4
830 #define BGE_LOCSTATS_COS10              0x0CA8
831 #define BGE_LOCSTATS_COS11              0x0CAC
832 #define BGE_LOCSTATS_COS12              0x0CB0
833 #define BGE_LOCSTATS_COS13              0x0CB4
834 #define BGE_LOCSTATS_COS14              0x0CB8
835 #define BGE_LOCSTATS_COS15              0x0CBC
836 #define BGE_LOCSTATS_DMA_RQ_FULL        0x0CC0
837 #define BGE_LOCSTATS_DMA_HIPRIO_RQ_FULL 0x0CC4
838 #define BGE_LOCSTATS_SDC_QUEUE_FULL     0x0CC8
839 #define BGE_LOCSTATS_NIC_SENDPROD_SET   0x0CCC
840 #define BGE_LOCSTATS_STATS_UPDATED      0x0CD0
841 #define BGE_LOCSTATS_IRQS               0x0CD4
842 #define BGE_LOCSTATS_AVOIDED_IRQS       0x0CD8
843 #define BGE_LOCSTATS_TX_THRESH_HIT      0x0CDC
844
845 /* Send Data Initiator mode register */
846 #define BGE_SDIMODE_RESET               0x00000001
847 #define BGE_SDIMODE_ENABLE              0x00000002
848 #define BGE_SDIMODE_STATS_OFLOW_ATTN    0x00000004
849
850 /* Send Data Initiator stats register */
851 #define BGE_SDISTAT_STATS_OFLOW_ATTN    0x00000004
852
853 /* Send Data Initiator stats control register */
854 #define BGE_SDISTATSCTL_ENABLE          0x00000001
855 #define BGE_SDISTATSCTL_FASTER          0x00000002
856 #define BGE_SDISTATSCTL_CLEAR           0x00000004
857 #define BGE_SDISTATSCTL_FORCEFLUSH      0x00000008
858 #define BGE_SDISTATSCTL_FORCEZERO       0x00000010
859
860 /*
861  * Send Data Completion Control registers
862  */
863 #define BGE_SDC_MODE                    0x1000
864 #define BGE_SDC_STATUS                  0x1004
865
866 /* Send Data completion mode register */
867 #define BGE_SDCMODE_RESET               0x00000001
868 #define BGE_SDCMODE_ENABLE              0x00000002
869 #define BGE_SDCMODE_ATTN                0x00000004
870 #define BGE_SDCMODE_CDELAY              0x00000010
871
872 /* Send Data completion status register */
873 #define BGE_SDCSTAT_ATTN                0x00000004
874
875 /*
876  * Send BD Ring Selector Control registers
877  */
878 #define BGE_SRS_MODE                    0x1400
879 #define BGE_SRS_STATUS                  0x1404
880 #define BGE_SRS_HWDIAG                  0x1408
881 #define BGE_SRS_LOC_NIC_CONS0           0x1440
882 #define BGE_SRS_LOC_NIC_CONS1           0x1444
883 #define BGE_SRS_LOC_NIC_CONS2           0x1448
884 #define BGE_SRS_LOC_NIC_CONS3           0x144C
885 #define BGE_SRS_LOC_NIC_CONS4           0x1450
886 #define BGE_SRS_LOC_NIC_CONS5           0x1454
887 #define BGE_SRS_LOC_NIC_CONS6           0x1458
888 #define BGE_SRS_LOC_NIC_CONS7           0x145C
889 #define BGE_SRS_LOC_NIC_CONS8           0x1460
890 #define BGE_SRS_LOC_NIC_CONS9           0x1464
891 #define BGE_SRS_LOC_NIC_CONS10          0x1468
892 #define BGE_SRS_LOC_NIC_CONS11          0x146C
893 #define BGE_SRS_LOC_NIC_CONS12          0x1470
894 #define BGE_SRS_LOC_NIC_CONS13          0x1474
895 #define BGE_SRS_LOC_NIC_CONS14          0x1478
896 #define BGE_SRS_LOC_NIC_CONS15          0x147C
897
898 /* Send BD Ring Selector Mode register */
899 #define BGE_SRSMODE_RESET               0x00000001
900 #define BGE_SRSMODE_ENABLE              0x00000002
901 #define BGE_SRSMODE_ATTN                0x00000004
902
903 /* Send BD Ring Selector Status register */
904 #define BGE_SRSSTAT_ERROR               0x00000004
905
906 /* Send BD Ring Selector HW Diagnostics register */
907 #define BGE_SRSHWDIAG_STATE             0x0000000F
908 #define BGE_SRSHWDIAG_CURRINGNUM        0x000000F0
909 #define BGE_SRSHWDIAG_STAGEDRINGNUM     0x00000F00
910 #define BGE_SRSHWDIAG_RINGNUM_IN_MBX    0x0000F000
911
912 /*
913  * Send BD Initiator Selector Control registers
914  */
915 #define BGE_SBDI_MODE                   0x1800
916 #define BGE_SBDI_STATUS                 0x1804
917 #define BGE_SBDI_LOC_NIC_PROD0          0x1808
918 #define BGE_SBDI_LOC_NIC_PROD1          0x180C
919 #define BGE_SBDI_LOC_NIC_PROD2          0x1810
920 #define BGE_SBDI_LOC_NIC_PROD3          0x1814
921 #define BGE_SBDI_LOC_NIC_PROD4          0x1818
922 #define BGE_SBDI_LOC_NIC_PROD5          0x181C
923 #define BGE_SBDI_LOC_NIC_PROD6          0x1820
924 #define BGE_SBDI_LOC_NIC_PROD7          0x1824
925 #define BGE_SBDI_LOC_NIC_PROD8          0x1828
926 #define BGE_SBDI_LOC_NIC_PROD9          0x182C
927 #define BGE_SBDI_LOC_NIC_PROD10         0x1830
928 #define BGE_SBDI_LOC_NIC_PROD11         0x1834
929 #define BGE_SBDI_LOC_NIC_PROD12         0x1838
930 #define BGE_SBDI_LOC_NIC_PROD13         0x183C
931 #define BGE_SBDI_LOC_NIC_PROD14         0x1840
932 #define BGE_SBDI_LOC_NIC_PROD15         0x1844
933
934 /* Send BD Initiator Mode register */
935 #define BGE_SBDIMODE_RESET              0x00000001
936 #define BGE_SBDIMODE_ENABLE             0x00000002
937 #define BGE_SBDIMODE_ATTN               0x00000004
938
939 /* Send BD Initiator Status register */
940 #define BGE_SBDISTAT_ERROR              0x00000004
941
942 /*
943  * Send BD Completion Control registers
944  */
945 #define BGE_SBDC_MODE                   0x1C00
946 #define BGE_SBDC_STATUS                 0x1C04
947
948 /* Send BD Completion Control Mode register */
949 #define BGE_SBDCMODE_RESET              0x00000001
950 #define BGE_SBDCMODE_ENABLE             0x00000002
951 #define BGE_SBDCMODE_ATTN               0x00000004
952
953 /* Send BD Completion Control Status register */
954 #define BGE_SBDCSTAT_ATTN               0x00000004
955
956 /*
957  * Receive List Placement Control registers
958  */
959 #define BGE_RXLP_MODE                   0x2000
960 #define BGE_RXLP_STATUS                 0x2004
961 #define BGE_RXLP_SEL_LIST_LOCK          0x2008
962 #define BGE_RXLP_SEL_NON_EMPTY_BITS     0x200C
963 #define BGE_RXLP_CFG                    0x2010
964 #define BGE_RXLP_STATS_CTL              0x2014
965 #define BGE_RXLP_STATS_ENABLE_MASK      0x2018
966 #define BGE_RXLP_STATS_INCREMENT_MASK   0x201C
967 #define BGE_RXLP_HEAD0                  0x2100
968 #define BGE_RXLP_TAIL0                  0x2104
969 #define BGE_RXLP_COUNT0                 0x2108
970 #define BGE_RXLP_HEAD1                  0x2110
971 #define BGE_RXLP_TAIL1                  0x2114
972 #define BGE_RXLP_COUNT1                 0x2118
973 #define BGE_RXLP_HEAD2                  0x2120
974 #define BGE_RXLP_TAIL2                  0x2124
975 #define BGE_RXLP_COUNT2                 0x2128
976 #define BGE_RXLP_HEAD3                  0x2130
977 #define BGE_RXLP_TAIL3                  0x2134
978 #define BGE_RXLP_COUNT3                 0x2138
979 #define BGE_RXLP_HEAD4                  0x2140
980 #define BGE_RXLP_TAIL4                  0x2144
981 #define BGE_RXLP_COUNT4                 0x2148
982 #define BGE_RXLP_HEAD5                  0x2150
983 #define BGE_RXLP_TAIL5                  0x2154
984 #define BGE_RXLP_COUNT5                 0x2158
985 #define BGE_RXLP_HEAD6                  0x2160
986 #define BGE_RXLP_TAIL6                  0x2164
987 #define BGE_RXLP_COUNT6                 0x2168
988 #define BGE_RXLP_HEAD7                  0x2170
989 #define BGE_RXLP_TAIL7                  0x2174
990 #define BGE_RXLP_COUNT7                 0x2178
991 #define BGE_RXLP_HEAD8                  0x2180
992 #define BGE_RXLP_TAIL8                  0x2184
993 #define BGE_RXLP_COUNT8                 0x2188
994 #define BGE_RXLP_HEAD9                  0x2190
995 #define BGE_RXLP_TAIL9                  0x2194
996 #define BGE_RXLP_COUNT9                 0x2198
997 #define BGE_RXLP_HEAD10                 0x21A0
998 #define BGE_RXLP_TAIL10                 0x21A4
999 #define BGE_RXLP_COUNT10                0x21A8
1000 #define BGE_RXLP_HEAD11                 0x21B0
1001 #define BGE_RXLP_TAIL11                 0x21B4
1002 #define BGE_RXLP_COUNT11                0x21B8
1003 #define BGE_RXLP_HEAD12                 0x21C0
1004 #define BGE_RXLP_TAIL12                 0x21C4
1005 #define BGE_RXLP_COUNT12                0x21C8
1006 #define BGE_RXLP_HEAD13                 0x21D0
1007 #define BGE_RXLP_TAIL13                 0x21D4
1008 #define BGE_RXLP_COUNT13                0x21D8
1009 #define BGE_RXLP_HEAD14                 0x21E0
1010 #define BGE_RXLP_TAIL14                 0x21E4
1011 #define BGE_RXLP_COUNT14                0x21E8
1012 #define BGE_RXLP_HEAD15                 0x21F0
1013 #define BGE_RXLP_TAIL15                 0x21F4
1014 #define BGE_RXLP_COUNT15                0x21F8
1015 #define BGE_RXLP_LOCSTAT_COS0           0x2200
1016 #define BGE_RXLP_LOCSTAT_COS1           0x2204
1017 #define BGE_RXLP_LOCSTAT_COS2           0x2208
1018 #define BGE_RXLP_LOCSTAT_COS3           0x220C
1019 #define BGE_RXLP_LOCSTAT_COS4           0x2210
1020 #define BGE_RXLP_LOCSTAT_COS5           0x2214
1021 #define BGE_RXLP_LOCSTAT_COS6           0x2218
1022 #define BGE_RXLP_LOCSTAT_COS7           0x221C
1023 #define BGE_RXLP_LOCSTAT_COS8           0x2220
1024 #define BGE_RXLP_LOCSTAT_COS9           0x2224
1025 #define BGE_RXLP_LOCSTAT_COS10          0x2228
1026 #define BGE_RXLP_LOCSTAT_COS11          0x222C
1027 #define BGE_RXLP_LOCSTAT_COS12          0x2230
1028 #define BGE_RXLP_LOCSTAT_COS13          0x2234
1029 #define BGE_RXLP_LOCSTAT_COS14          0x2238
1030 #define BGE_RXLP_LOCSTAT_COS15          0x223C
1031 #define BGE_RXLP_LOCSTAT_FILTDROP       0x2240
1032 #define BGE_RXLP_LOCSTAT_DMA_WRQ_FULL   0x2244
1033 #define BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL 0x2248
1034 #define BGE_RXLP_LOCSTAT_OUT_OF_BDS     0x224C
1035 #define BGE_RXLP_LOCSTAT_IFIN_DROPS     0x2250
1036 #define BGE_RXLP_LOCSTAT_IFIN_ERRORS    0x2254
1037 #define BGE_RXLP_LOCSTAT_RXTHRESH_HIT   0x2258
1038
1039
1040 /* Receive List Placement mode register */
1041 #define BGE_RXLPMODE_RESET              0x00000001
1042 #define BGE_RXLPMODE_ENABLE             0x00000002
1043 #define BGE_RXLPMODE_CLASS0_ATTN        0x00000004
1044 #define BGE_RXLPMODE_MAPOUTRANGE_ATTN   0x00000008
1045 #define BGE_RXLPMODE_STATSOFLOW_ATTN    0x00000010
1046
1047 /* Receive List Placement Status register */
1048 #define BGE_RXLPSTAT_CLASS0_ATTN        0x00000004
1049 #define BGE_RXLPSTAT_MAPOUTRANGE_ATTN   0x00000008
1050 #define BGE_RXLPSTAT_STATSOFLOW_ATTN    0x00000010
1051
1052 /*
1053  * Receive Data and Receive BD Initiator Control Registers
1054  */
1055 #define BGE_RDBDI_MODE                  0x2400
1056 #define BGE_RDBDI_STATUS                0x2404
1057 #define BGE_RX_JUMBO_RCB_HADDR_HI       0x2440
1058 #define BGE_RX_JUMBO_RCB_HADDR_LO       0x2444
1059 #define BGE_RX_JUMBO_RCB_MAXLEN_FLAGS   0x2448
1060 #define BGE_RX_JUMBO_RCB_NICADDR        0x244C
1061 #define BGE_RX_STD_RCB_HADDR_HI         0x2450
1062 #define BGE_RX_STD_RCB_HADDR_LO         0x2454
1063 #define BGE_RX_STD_RCB_MAXLEN_FLAGS     0x2458
1064 #define BGE_RX_STD_RCB_NICADDR          0x245C
1065 #define BGE_RX_MINI_RCB_HADDR_HI        0x2460
1066 #define BGE_RX_MINI_RCB_HADDR_LO        0x2464
1067 #define BGE_RX_MINI_RCB_MAXLEN_FLAGS    0x2468
1068 #define BGE_RX_MINI_RCB_NICADDR         0x246C
1069 #define BGE_RDBDI_JUMBO_RX_CONS         0x2470
1070 #define BGE_RDBDI_STD_RX_CONS           0x2474
1071 #define BGE_RDBDI_MINI_RX_CONS          0x2478
1072 #define BGE_RDBDI_RETURN_PROD0          0x2480
1073 #define BGE_RDBDI_RETURN_PROD1          0x2484
1074 #define BGE_RDBDI_RETURN_PROD2          0x2488
1075 #define BGE_RDBDI_RETURN_PROD3          0x248C
1076 #define BGE_RDBDI_RETURN_PROD4          0x2490
1077 #define BGE_RDBDI_RETURN_PROD5          0x2494
1078 #define BGE_RDBDI_RETURN_PROD6          0x2498
1079 #define BGE_RDBDI_RETURN_PROD7          0x249C
1080 #define BGE_RDBDI_RETURN_PROD8          0x24A0
1081 #define BGE_RDBDI_RETURN_PROD9          0x24A4
1082 #define BGE_RDBDI_RETURN_PROD10         0x24A8
1083 #define BGE_RDBDI_RETURN_PROD11         0x24AC
1084 #define BGE_RDBDI_RETURN_PROD12         0x24B0
1085 #define BGE_RDBDI_RETURN_PROD13         0x24B4
1086 #define BGE_RDBDI_RETURN_PROD14         0x24B8
1087 #define BGE_RDBDI_RETURN_PROD15         0x24BC
1088 #define BGE_RDBDI_HWDIAG                0x24C0
1089
1090
1091 /* Receive Data and Receive BD Initiator Mode register */
1092 #define BGE_RDBDIMODE_RESET             0x00000001
1093 #define BGE_RDBDIMODE_ENABLE            0x00000002
1094 #define BGE_RDBDIMODE_JUMBO_ATTN        0x00000004
1095 #define BGE_RDBDIMODE_GIANT_ATTN        0x00000008
1096 #define BGE_RDBDIMODE_BADRINGSZ_ATTN    0x00000010
1097
1098 /* Receive Data and Receive BD Initiator Status register */
1099 #define BGE_RDBDISTAT_JUMBO_ATTN        0x00000004
1100 #define BGE_RDBDISTAT_GIANT_ATTN        0x00000008
1101 #define BGE_RDBDISTAT_BADRINGSZ_ATTN    0x00000010
1102
1103
1104 /*
1105  * Receive Data Completion Control registers
1106  */
1107 #define BGE_RDC_MODE                    0x2800
1108
1109 /* Receive Data Completion Mode register */
1110 #define BGE_RDCMODE_RESET               0x00000001
1111 #define BGE_RDCMODE_ENABLE              0x00000002
1112 #define BGE_RDCMODE_ATTN                0x00000004
1113
1114 /*
1115  * Receive BD Initiator Control registers
1116  */
1117 #define BGE_RBDI_MODE                   0x2C00
1118 #define BGE_RBDI_STATUS                 0x2C04
1119 #define BGE_RBDI_NIC_JUMBO_BD_PROD      0x2C08
1120 #define BGE_RBDI_NIC_STD_BD_PROD        0x2C0C
1121 #define BGE_RBDI_NIC_MINI_BD_PROD       0x2C10
1122 #define BGE_RBDI_MINI_REPL_THRESH       0x2C14
1123 #define BGE_RBDI_STD_REPL_THRESH        0x2C18
1124 #define BGE_RBDI_JUMBO_REPL_THRESH      0x2C1C
1125
1126 /* Receive BD Initiator Mode register */
1127 #define BGE_RBDIMODE_RESET              0x00000001
1128 #define BGE_RBDIMODE_ENABLE             0x00000002
1129 #define BGE_RBDIMODE_ATTN               0x00000004
1130
1131 /* Receive BD Initiator Status register */
1132 #define BGE_RBDISTAT_ATTN               0x00000004
1133
1134 /*
1135  * Receive BD Completion Control registers
1136  */
1137 #define BGE_RBDC_MODE                   0x3000
1138 #define BGE_RBDC_STATUS                 0x3004
1139 #define BGE_RBDC_JUMBO_BD_PROD          0x3008
1140 #define BGE_RBDC_STD_BD_PROD            0x300C
1141 #define BGE_RBDC_MINI_BD_PROD           0x3010
1142
1143 /* Receive BD completion mode register */
1144 #define BGE_RBDCMODE_RESET              0x00000001
1145 #define BGE_RBDCMODE_ENABLE             0x00000002
1146 #define BGE_RBDCMODE_ATTN               0x00000004
1147
1148 /* Receive BD completion status register */
1149 #define BGE_RBDCSTAT_ERROR              0x00000004
1150
1151 /*
1152  * Receive List Selector Control registers
1153  */
1154 #define BGE_RXLS_MODE                   0x3400
1155 #define BGE_RXLS_STATUS                 0x3404
1156
1157 /* Receive List Selector Mode register */
1158 #define BGE_RXLSMODE_RESET              0x00000001
1159 #define BGE_RXLSMODE_ENABLE             0x00000002
1160 #define BGE_RXLSMODE_ATTN               0x00000004
1161
1162 /* Receive List Selector Status register */
1163 #define BGE_RXLSSTAT_ERROR              0x00000004
1164
1165 #define BGE_CPMU_CTRL                   0x3600
1166 #define BGE_CPMU_LSPD_10MB_CLK          0x3604
1167 #define BGE_CPMU_LSPD_1000MB_CLK        0x360C
1168 #define BGE_CPMU_LNK_AWARE_PWRMD        0x3610
1169 #define BGE_CPMU_HST_ACC                0x361C
1170 #define BGE_CPMU_CLCK_STAT              0x3630
1171 #define BGE_CPMU_MUTEX_REQ              0x365C
1172 #define BGE_CPMU_MUTEX_GNT              0x3660
1173 #define BGE_CPMU_PHY_STRAP              0x3664
1174
1175 /* Central Power Management Unit (CPMU) register */
1176 #define BGE_CPMU_CTRL_LINK_IDLE_MODE    0x00000200
1177 #define BGE_CPMU_CTRL_LINK_AWARE_MODE   0x00000400
1178 #define BGE_CPMU_CTRL_LINK_SPEED_MODE   0x00004000
1179 #define BGE_CPMU_CTRL_GPHY_10MB_RXONLY  0x00010000
1180
1181 /* Link Speed 10MB/No Link Power Mode Clock Policy register */
1182 #define BGE_CPMU_LSPD_10MB_MACCLK_MASK  0x001F0000
1183 #define BGE_CPMU_LSPD_10MB_MACCLK_6_25  0x00130000
1184
1185 /* Link Speed 1000MB Power Mode Clock Policy register */
1186 #define BGE_CPMU_LSPD_1000MB_MACCLK_62_5        0x00000000
1187 #define BGE_CPMU_LSPD_1000MB_MACCLK_12_5        0x00110000
1188 #define BGE_CPMU_LSPD_1000MB_MACCLK_MASK        0x001F0000
1189
1190 /* Link Aware Power Mode Clock Policy register */
1191 #define BGE_CPMU_LNK_AWARE_MACCLK_MASK  0x001F0000
1192 #define BGE_CPMU_LNK_AWARE_MACCLK_6_25  0x00130000
1193
1194 #define BGE_CPMU_HST_ACC_MACCLK_MASK    0x001F0000
1195 #define BGE_CPMU_HST_ACC_MACCLK_6_25    0x00130000
1196
1197 /* CPMU Clock Status register */
1198 #define BGE_CPMU_CLCK_STAT_MAC_CLCK_MASK        0x001F0000
1199 #define BGE_CPMU_CLCK_STAT_MAC_CLCK_62_5        0x00000000
1200 #define BGE_CPMU_CLCK_STAT_MAC_CLCK_12_5        0x00110000
1201 #define BGE_CPMU_CLCK_STAT_MAC_CLCK_6_25        0x00130000
1202
1203 /* CPMU Mutex Request register */
1204 #define BGE_CPMU_MUTEX_REQ_DRIVER       0x00001000
1205 #define BGE_CPMU_MUTEX_GNT_DRIVER       0x00001000
1206
1207 /* CPMU GPHY Strap register */
1208 #define BGE_CPMU_PHY_STRAP_IS_SERDES    0x00000020
1209
1210 /*
1211  * Mbuf Cluster Free registers (has nothing to do with BSD mbufs)
1212  */
1213 #define BGE_MBCF_MODE                   0x3800
1214 #define BGE_MBCF_STATUS                 0x3804
1215
1216 /* Mbuf Cluster Free mode register */
1217 #define BGE_MBCFMODE_RESET              0x00000001
1218 #define BGE_MBCFMODE_ENABLE             0x00000002
1219 #define BGE_MBCFMODE_ATTN               0x00000004
1220
1221 /* Mbuf Cluster Free status register */
1222 #define BGE_MBCFSTAT_ERROR              0x00000004
1223
1224 /*
1225  * Host Coalescing Control registers
1226  */
1227 #define BGE_HCC_MODE                    0x3C00
1228 #define BGE_HCC_STATUS                  0x3C04
1229 #define BGE_HCC_RX_COAL_TICKS           0x3C08
1230 #define BGE_HCC_TX_COAL_TICKS           0x3C0C
1231 #define BGE_HCC_RX_MAX_COAL_BDS         0x3C10
1232 #define BGE_HCC_TX_MAX_COAL_BDS         0x3C14
1233 #define BGE_HCC_RX_COAL_TICKS_INT       0x3C18 /* ticks during interrupt */
1234 #define BGE_HCC_TX_COAL_TICKS_INT       0x3C1C /* ticks during interrupt */
1235 #define BGE_HCC_RX_MAX_COAL_BDS_INT     0x3C20 /* BDs during interrupt */
1236 #define BGE_HCC_TX_MAX_COAL_BDS_INT     0x3C24 /* BDs during interrupt */
1237 #define BGE_HCC_STATS_TICKS             0x3C28
1238 #define BGE_HCC_STATS_ADDR_HI           0x3C30
1239 #define BGE_HCC_STATS_ADDR_LO           0x3C34
1240 #define BGE_HCC_STATUSBLK_ADDR_HI       0x3C38
1241 #define BGE_HCC_STATUSBLK_ADDR_LO       0x3C3C
1242 #define BGE_HCC_STATS_BASEADDR          0x3C40 /* address in NIC memory */
1243 #define BGE_HCC_STATUSBLK_BASEADDR      0x3C44 /* address in NIC memory */
1244 #define BGE_FLOW_ATTN                   0x3C48
1245 #define BGE_HCC_JUMBO_BD_CONS           0x3C50
1246 #define BGE_HCC_STD_BD_CONS             0x3C54
1247 #define BGE_HCC_MINI_BD_CONS            0x3C58
1248 #define BGE_HCC_RX_RETURN_PROD0         0x3C80
1249 #define BGE_HCC_RX_RETURN_PROD1         0x3C84
1250 #define BGE_HCC_RX_RETURN_PROD2         0x3C88
1251 #define BGE_HCC_RX_RETURN_PROD3         0x3C8C
1252 #define BGE_HCC_RX_RETURN_PROD4         0x3C90
1253 #define BGE_HCC_RX_RETURN_PROD5         0x3C94
1254 #define BGE_HCC_RX_RETURN_PROD6         0x3C98
1255 #define BGE_HCC_RX_RETURN_PROD7         0x3C9C
1256 #define BGE_HCC_RX_RETURN_PROD8         0x3CA0
1257 #define BGE_HCC_RX_RETURN_PROD9         0x3CA4
1258 #define BGE_HCC_RX_RETURN_PROD10        0x3CA8
1259 #define BGE_HCC_RX_RETURN_PROD11        0x3CAC
1260 #define BGE_HCC_RX_RETURN_PROD12        0x3CB0
1261 #define BGE_HCC_RX_RETURN_PROD13        0x3CB4
1262 #define BGE_HCC_RX_RETURN_PROD14        0x3CB8
1263 #define BGE_HCC_RX_RETURN_PROD15        0x3CBC
1264 #define BGE_HCC_TX_BD_CONS0             0x3CC0
1265 #define BGE_HCC_TX_BD_CONS1             0x3CC4
1266 #define BGE_HCC_TX_BD_CONS2             0x3CC8
1267 #define BGE_HCC_TX_BD_CONS3             0x3CCC
1268 #define BGE_HCC_TX_BD_CONS4             0x3CD0
1269 #define BGE_HCC_TX_BD_CONS5             0x3CD4
1270 #define BGE_HCC_TX_BD_CONS6             0x3CD8
1271 #define BGE_HCC_TX_BD_CONS7             0x3CDC
1272 #define BGE_HCC_TX_BD_CONS8             0x3CE0
1273 #define BGE_HCC_TX_BD_CONS9             0x3CE4
1274 #define BGE_HCC_TX_BD_CONS10            0x3CE8
1275 #define BGE_HCC_TX_BD_CONS11            0x3CEC
1276 #define BGE_HCC_TX_BD_CONS12            0x3CF0
1277 #define BGE_HCC_TX_BD_CONS13            0x3CF4
1278 #define BGE_HCC_TX_BD_CONS14            0x3CF8
1279 #define BGE_HCC_TX_BD_CONS15            0x3CFC
1280
1281
1282 /* Host coalescing mode register */
1283 #define BGE_HCCMODE_RESET               0x00000001
1284 #define BGE_HCCMODE_ENABLE              0x00000002
1285 #define BGE_HCCMODE_ATTN                0x00000004
1286 #define BGE_HCCMODE_COAL_NOW            0x00000008
1287 #define BGE_HCCMODE_MSI_BITS            0x0x000070
1288 #define BGE_HCCMODE_STATBLK_SIZE        0x00000180
1289 #define BGE_HCCMODE_CLRTICK_RX          0x00000200
1290 #define BGE_HCCMODE_CLRTICK_TX          0x00000400
1291
1292 #define BGE_STATBLKSZ_FULL              0x00000000
1293 #define BGE_STATBLKSZ_64BYTE            0x00000080
1294 #define BGE_STATBLKSZ_32BYTE            0x00000100
1295
1296 /* Host coalescing status register */
1297 #define BGE_HCCSTAT_ERROR               0x00000004
1298
1299 /* Flow attention register */
1300 #define BGE_FLOWATTN_MB_LOWAT           0x00000040
1301 #define BGE_FLOWATTN_MEMARB             0x00000080
1302 #define BGE_FLOWATTN_HOSTCOAL           0x00008000
1303 #define BGE_FLOWATTN_DMADONE_DISCARD    0x00010000
1304 #define BGE_FLOWATTN_RCB_INVAL          0x00020000
1305 #define BGE_FLOWATTN_RXDATA_CORRUPT     0x00040000
1306 #define BGE_FLOWATTN_RDBDI              0x00080000
1307 #define BGE_FLOWATTN_RXLS               0x00100000
1308 #define BGE_FLOWATTN_RXLP               0x00200000
1309 #define BGE_FLOWATTN_RBDC               0x00400000
1310 #define BGE_FLOWATTN_RBDI               0x00800000
1311 #define BGE_FLOWATTN_SDC                0x08000000
1312 #define BGE_FLOWATTN_SDI                0x10000000
1313 #define BGE_FLOWATTN_SRS                0x20000000
1314 #define BGE_FLOWATTN_SBDC               0x40000000
1315 #define BGE_FLOWATTN_SBDI               0x80000000
1316
1317 /*
1318  * Memory arbiter registers
1319  */
1320 #define BGE_MARB_MODE                   0x4000
1321 #define BGE_MARB_STATUS                 0x4004
1322 #define BGE_MARB_TRAPADDR_HI            0x4008
1323 #define BGE_MARB_TRAPADDR_LO            0x400C
1324
1325 /* Memory arbiter mode register */
1326 #define BGE_MARBMODE_RESET              0x00000001
1327 #define BGE_MARBMODE_ENABLE             0x00000002
1328 #define BGE_MARBMODE_TX_ADDR_TRAP       0x00000004
1329 #define BGE_MARBMODE_RX_ADDR_TRAP       0x00000008
1330 #define BGE_MARBMODE_DMAW1_TRAP         0x00000010
1331 #define BGE_MARBMODE_DMAR1_TRAP         0x00000020
1332 #define BGE_MARBMODE_RXRISC_TRAP        0x00000040
1333 #define BGE_MARBMODE_TXRISC_TRAP        0x00000080
1334 #define BGE_MARBMODE_PCI_TRAP           0x00000100
1335 #define BGE_MARBMODE_DMAR2_TRAP         0x00000200
1336 #define BGE_MARBMODE_RXQ_TRAP           0x00000400
1337 #define BGE_MARBMODE_RXDI1_TRAP         0x00000800
1338 #define BGE_MARBMODE_RXDI2_TRAP         0x00001000
1339 #define BGE_MARBMODE_DC_GRPMEM_TRAP     0x00002000
1340 #define BGE_MARBMODE_HCOAL_TRAP         0x00004000
1341 #define BGE_MARBMODE_MBUF_TRAP          0x00008000
1342 #define BGE_MARBMODE_TXDI_TRAP          0x00010000
1343 #define BGE_MARBMODE_SDC_DMAC_TRAP      0x00020000
1344 #define BGE_MARBMODE_TXBD_TRAP          0x00040000
1345 #define BGE_MARBMODE_BUFFMAN_TRAP       0x00080000
1346 #define BGE_MARBMODE_DMAW2_TRAP         0x00100000
1347 #define BGE_MARBMODE_XTSSRAM_ROFLO_TRAP 0x00200000
1348 #define BGE_MARBMODE_XTSSRAM_RUFLO_TRAP 0x00400000
1349 #define BGE_MARBMODE_XTSSRAM_WOFLO_TRAP 0x00800000
1350 #define BGE_MARBMODE_XTSSRAM_WUFLO_TRAP 0x01000000
1351 #define BGE_MARBMODE_XTSSRAM_PERR_TRAP  0x02000000
1352
1353 /* Memory arbiter status register */
1354 #define BGE_MARBSTAT_TX_ADDR_TRAP       0x00000004
1355 #define BGE_MARBSTAT_RX_ADDR_TRAP       0x00000008
1356 #define BGE_MARBSTAT_DMAW1_TRAP         0x00000010
1357 #define BGE_MARBSTAT_DMAR1_TRAP         0x00000020
1358 #define BGE_MARBSTAT_RXRISC_TRAP        0x00000040
1359 #define BGE_MARBSTAT_TXRISC_TRAP        0x00000080
1360 #define BGE_MARBSTAT_PCI_TRAP           0x00000100
1361 #define BGE_MARBSTAT_DMAR2_TRAP         0x00000200
1362 #define BGE_MARBSTAT_RXQ_TRAP           0x00000400
1363 #define BGE_MARBSTAT_RXDI1_TRAP         0x00000800
1364 #define BGE_MARBSTAT_RXDI2_TRAP         0x00001000
1365 #define BGE_MARBSTAT_DC_GRPMEM_TRAP     0x00002000
1366 #define BGE_MARBSTAT_HCOAL_TRAP         0x00004000
1367 #define BGE_MARBSTAT_MBUF_TRAP          0x00008000
1368 #define BGE_MARBSTAT_TXDI_TRAP          0x00010000
1369 #define BGE_MARBSTAT_SDC_DMAC_TRAP      0x00020000
1370 #define BGE_MARBSTAT_TXBD_TRAP          0x00040000
1371 #define BGE_MARBSTAT_BUFFMAN_TRAP       0x00080000
1372 #define BGE_MARBSTAT_DMAW2_TRAP         0x00100000
1373 #define BGE_MARBSTAT_XTSSRAM_ROFLO_TRAP 0x00200000
1374 #define BGE_MARBSTAT_XTSSRAM_RUFLO_TRAP 0x00400000
1375 #define BGE_MARBSTAT_XTSSRAM_WOFLO_TRAP 0x00800000
1376 #define BGE_MARBSTAT_XTSSRAM_WUFLO_TRAP 0x01000000
1377 #define BGE_MARBSTAT_XTSSRAM_PERR_TRAP  0x02000000
1378
1379 /*
1380  * Buffer manager control registers
1381  */
1382 #define BGE_BMAN_MODE                   0x4400
1383 #define BGE_BMAN_STATUS                 0x4404
1384 #define BGE_BMAN_MBUFPOOL_BASEADDR      0x4408
1385 #define BGE_BMAN_MBUFPOOL_LEN           0x440C
1386 #define BGE_BMAN_MBUFPOOL_READDMA_LOWAT 0x4410
1387 #define BGE_BMAN_MBUFPOOL_MACRX_LOWAT   0x4414
1388 #define BGE_BMAN_MBUFPOOL_HIWAT         0x4418
1389 #define BGE_BMAN_RXCPU_MBALLOC_REQ      0x441C
1390 #define BGE_BMAN_RXCPU_MBALLOC_RESP     0x4420
1391 #define BGE_BMAN_TXCPU_MBALLOC_REQ      0x4424
1392 #define BGE_BMAN_TXCPU_MBALLOC_RESP     0x4428
1393 #define BGE_BMAN_DMA_DESCPOOL_BASEADDR  0x442C
1394 #define BGE_BMAN_DMA_DESCPOOL_LEN       0x4430
1395 #define BGE_BMAN_DMA_DESCPOOL_LOWAT     0x4434
1396 #define BGE_BMAN_DMA_DESCPOOL_HIWAT     0x4438
1397 #define BGE_BMAN_RXCPU_DMAALLOC_REQ     0x443C
1398 #define BGE_BMAN_RXCPU_DMAALLOC_RESP    0x4440
1399 #define BGE_BMAN_TXCPU_DMAALLOC_REQ     0x4444
1400 #define BGE_BMAN_TXCPU_DMALLLOC_RESP    0x4448
1401 #define BGE_BMAN_HWDIAG_1               0x444C
1402 #define BGE_BMAN_HWDIAG_2               0x4450
1403 #define BGE_BMAN_HWDIAG_3               0x4454
1404
1405 /* Buffer manager mode register */
1406 #define BGE_BMANMODE_RESET              0x00000001
1407 #define BGE_BMANMODE_ENABLE             0x00000002
1408 #define BGE_BMANMODE_ATTN               0x00000004
1409 #define BGE_BMANMODE_TESTMODE           0x00000008
1410 #define BGE_BMANMODE_LOMBUF_ATTN        0x00000010
1411
1412 /* Buffer manager status register */
1413 #define BGE_BMANSTAT_ERRO               0x00000004
1414 #define BGE_BMANSTAT_LOWMBUF_ERROR      0x00000010
1415
1416
1417 /*
1418  * Read DMA Control registers
1419  */
1420 #define BGE_RDMA_MODE                   0x4800
1421 #define BGE_RDMA_STATUS                 0x4804
1422 #define BGE_RDMA_RSRVCTRL               0x4900
1423
1424 /* Read DMA mode register */
1425 #define BGE_RDMAMODE_RESET              0x00000001
1426 #define BGE_RDMAMODE_ENABLE             0x00000002
1427 #define BGE_RDMAMODE_PCI_TGT_ABRT_ATTN  0x00000004
1428 #define BGE_RDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008
1429 #define BGE_RDMAMODE_PCI_PERR_ATTN      0x00000010
1430 #define BGE_RDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020
1431 #define BGE_RDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040
1432 #define BGE_RDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080
1433 #define BGE_RDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100
1434 #define BGE_RDMAMODE_LOCWRITE_TOOBIG    0x00000200
1435 #define BGE_RDMAMODE_ALL_ATTNS          0x000003FC
1436 #define BGE_RDMAMODE_BD_SBD_CRPT_ATTN   0x00000800
1437 #define BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN 0x00001000
1438 #define BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN 0x00002000
1439 #define BGE_RDMAMODE_FIFO_SIZE_128      0x00020000
1440 #define BGE_RDMAMODE_FIFO_LONG_BURST    0x00030000
1441
1442 /* Read DMA status register */
1443 #define BGE_RDMASTAT_PCI_TGT_ABRT_ATTN  0x00000004
1444 #define BGE_RDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008
1445 #define BGE_RDMASTAT_PCI_PERR_ATTN      0x00000010
1446 #define BGE_RDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020
1447 #define BGE_RDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040
1448 #define BGE_RDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080
1449 #define BGE_RDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100
1450 #define BGE_RDMASTAT_LOCWRITE_TOOBIG    0x00000200
1451
1452 /* Read DMA Reserved Control register */
1453 #define BGE_RDMA_RSRVCTRL_FIFO_OFLW_FIX 0x00000004
1454
1455 /*
1456  * Write DMA control registers
1457  */
1458 #define BGE_WDMA_MODE                   0x4C00
1459 #define BGE_WDMA_STATUS                 0x4C04
1460
1461 /* Write DMA mode register */
1462 #define BGE_WDMAMODE_RESET              0x00000001
1463 #define BGE_WDMAMODE_ENABLE             0x00000002
1464 #define BGE_WDMAMODE_PCI_TGT_ABRT_ATTN  0x00000004
1465 #define BGE_WDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008
1466 #define BGE_WDMAMODE_PCI_PERR_ATTN      0x00000010
1467 #define BGE_WDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020
1468 #define BGE_WDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040
1469 #define BGE_WDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080
1470 #define BGE_WDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100
1471 #define BGE_WDMAMODE_LOCREAD_TOOBIG     0x00000200
1472 #define BGE_WDMAMODE_ALL_ATTNS          0x000003FC
1473 #define BGE_WDMAMODE_STATUS_TAG_FIX     0x20000000
1474 #define BGE_WDMAMODE_BURST_ALL_DATA     0xC0000000
1475
1476 /* Write DMA status register */
1477 #define BGE_WDMASTAT_PCI_TGT_ABRT_ATTN  0x00000004
1478 #define BGE_WDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008
1479 #define BGE_WDMASTAT_PCI_PERR_ATTN      0x00000010
1480 #define BGE_WDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020
1481 #define BGE_WDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040
1482 #define BGE_WDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080
1483 #define BGE_WDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100
1484 #define BGE_WDMASTAT_LOCREAD_TOOBIG     0x00000200
1485
1486
1487 /*
1488  * RX CPU registers
1489  */
1490 #define BGE_RXCPU_MODE                  0x5000
1491 #define BGE_RXCPU_STATUS                0x5004
1492 #define BGE_RXCPU_PC                    0x501C
1493
1494 /* RX CPU mode register */
1495 #define BGE_RXCPUMODE_RESET             0x00000001
1496 #define BGE_RXCPUMODE_SINGLESTEP        0x00000002
1497 #define BGE_RXCPUMODE_P0_DATAHLT_ENB    0x00000004
1498 #define BGE_RXCPUMODE_P0_INSTRHLT_ENB   0x00000008
1499 #define BGE_RXCPUMODE_WR_POSTBUF_ENB    0x00000010
1500 #define BGE_RXCPUMODE_DATACACHE_ENB     0x00000020
1501 #define BGE_RXCPUMODE_ROMFAIL           0x00000040
1502 #define BGE_RXCPUMODE_WATCHDOG_ENB      0x00000080
1503 #define BGE_RXCPUMODE_INSTRCACHE_PRF    0x00000100
1504 #define BGE_RXCPUMODE_INSTRCACHE_FLUSH  0x00000200
1505 #define BGE_RXCPUMODE_HALTCPU           0x00000400
1506 #define BGE_RXCPUMODE_INVDATAHLT_ENB    0x00000800
1507 #define BGE_RXCPUMODE_MADDRTRAPHLT_ENB  0x00001000
1508 #define BGE_RXCPUMODE_RADDRTRAPHLT_ENB  0x00002000
1509
1510 /* RX CPU status register */
1511 #define BGE_RXCPUSTAT_HW_BREAKPOINT     0x00000001
1512 #define BGE_RXCPUSTAT_HLTINSTR_EXECUTED 0x00000002
1513 #define BGE_RXCPUSTAT_INVALID_INSTR     0x00000004
1514 #define BGE_RXCPUSTAT_P0_DATAREF        0x00000008
1515 #define BGE_RXCPUSTAT_P0_INSTRREF       0x00000010
1516 #define BGE_RXCPUSTAT_INVALID_DATAACC   0x00000020
1517 #define BGE_RXCPUSTAT_INVALID_INSTRFTCH 0x00000040
1518 #define BGE_RXCPUSTAT_BAD_MEMALIGN      0x00000080
1519 #define BGE_RXCPUSTAT_MADDR_TRAP        0x00000100
1520 #define BGE_RXCPUSTAT_REGADDR_TRAP      0x00000200
1521 #define BGE_RXCPUSTAT_DATAACC_STALL     0x00001000
1522 #define BGE_RXCPUSTAT_INSTRFETCH_STALL  0x00002000
1523 #define BGE_RXCPUSTAT_MA_WR_FIFOOFLOW   0x08000000
1524 #define BGE_RXCPUSTAT_MA_RD_FIFOOFLOW   0x10000000
1525 #define BGE_RXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000
1526 #define BGE_RXCPUSTAT_MA_REQ_FIFOOFLOW  0x40000000
1527 #define BGE_RXCPUSTAT_BLOCKING_READ     0x80000000
1528
1529 /*
1530  * V? CPU registers
1531  */
1532 #define BGE_VCPU_STATUS                 0x5100
1533 #define BGE_VCPU_EXT_CTRL               0x6890
1534
1535 #define BGE_VCPU_STATUS_INIT_DONE       0x04000000
1536 #define BGE_VCPU_STATUS_DRV_RESET       0x08000000
1537
1538 #define BGE_VCPU_EXT_CTRL_HALT_CPU      0x00400000
1539 #define BGE_VCPU_EXT_CTRL_DISABLE_WOL   0x20000000
1540
1541
1542 /*
1543  * TX CPU registers
1544  */
1545 #define BGE_TXCPU_MODE                  0x5400
1546 #define BGE_TXCPU_STATUS                0x5404
1547 #define BGE_TXCPU_PC                    0x541C
1548
1549 /* TX CPU mode register */
1550 #define BGE_TXCPUMODE_RESET             0x00000001
1551 #define BGE_TXCPUMODE_SINGLESTEP        0x00000002
1552 #define BGE_TXCPUMODE_P0_DATAHLT_ENB    0x00000004
1553 #define BGE_TXCPUMODE_P0_INSTRHLT_ENB   0x00000008
1554 #define BGE_TXCPUMODE_WR_POSTBUF_ENB    0x00000010
1555 #define BGE_TXCPUMODE_DATACACHE_ENB     0x00000020
1556 #define BGE_TXCPUMODE_ROMFAIL           0x00000040
1557 #define BGE_TXCPUMODE_WATCHDOG_ENB      0x00000080
1558 #define BGE_TXCPUMODE_INSTRCACHE_PRF    0x00000100
1559 #define BGE_TXCPUMODE_INSTRCACHE_FLUSH  0x00000200
1560 #define BGE_TXCPUMODE_HALTCPU           0x00000400
1561 #define BGE_TXCPUMODE_INVDATAHLT_ENB    0x00000800
1562 #define BGE_TXCPUMODE_MADDRTRAPHLT_ENB  0x00001000
1563
1564 /* TX CPU status register */
1565 #define BGE_TXCPUSTAT_HW_BREAKPOINT     0x00000001
1566 #define BGE_TXCPUSTAT_HLTINSTR_EXECUTED 0x00000002
1567 #define BGE_TXCPUSTAT_INVALID_INSTR     0x00000004
1568 #define BGE_TXCPUSTAT_P0_DATAREF        0x00000008
1569 #define BGE_TXCPUSTAT_P0_INSTRREF       0x00000010
1570 #define BGE_TXCPUSTAT_INVALID_DATAACC   0x00000020
1571 #define BGE_TXCPUSTAT_INVALID_INSTRFTCH 0x00000040
1572 #define BGE_TXCPUSTAT_BAD_MEMALIGN      0x00000080
1573 #define BGE_TXCPUSTAT_MADDR_TRAP        0x00000100
1574 #define BGE_TXCPUSTAT_REGADDR_TRAP      0x00000200
1575 #define BGE_TXCPUSTAT_DATAACC_STALL     0x00001000
1576 #define BGE_TXCPUSTAT_INSTRFETCH_STALL  0x00002000
1577 #define BGE_TXCPUSTAT_MA_WR_FIFOOFLOW   0x08000000
1578 #define BGE_TXCPUSTAT_MA_RD_FIFOOFLOW   0x10000000
1579 #define BGE_TXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000
1580 #define BGE_TXCPUSTAT_MA_REQ_FIFOOFLOW  0x40000000
1581 #define BGE_TXCPUSTAT_BLOCKING_READ     0x80000000
1582
1583
1584 /*
1585  * Low priority mailbox registers
1586  */
1587 #define BGE_LPMBX_IRQ0_HI               0x5800
1588 #define BGE_LPMBX_IRQ0_LO               0x5804
1589 #define BGE_LPMBX_IRQ1_HI               0x5808
1590 #define BGE_LPMBX_IRQ1_LO               0x580C
1591 #define BGE_LPMBX_IRQ2_HI               0x5810
1592 #define BGE_LPMBX_IRQ2_LO               0x5814
1593 #define BGE_LPMBX_IRQ3_HI               0x5818
1594 #define BGE_LPMBX_IRQ3_LO               0x581C
1595 #define BGE_LPMBX_GEN0_HI               0x5820
1596 #define BGE_LPMBX_GEN0_LO               0x5824
1597 #define BGE_LPMBX_GEN1_HI               0x5828
1598 #define BGE_LPMBX_GEN1_LO               0x582C
1599 #define BGE_LPMBX_GEN2_HI               0x5830
1600 #define BGE_LPMBX_GEN2_LO               0x5834
1601 #define BGE_LPMBX_GEN3_HI               0x5828
1602 #define BGE_LPMBX_GEN3_LO               0x582C
1603 #define BGE_LPMBX_GEN4_HI               0x5840
1604 #define BGE_LPMBX_GEN4_LO               0x5844
1605 #define BGE_LPMBX_GEN5_HI               0x5848
1606 #define BGE_LPMBX_GEN5_LO               0x584C
1607 #define BGE_LPMBX_GEN6_HI               0x5850
1608 #define BGE_LPMBX_GEN6_LO               0x5854
1609 #define BGE_LPMBX_GEN7_HI               0x5858
1610 #define BGE_LPMBX_GEN7_LO               0x585C
1611 #define BGE_LPMBX_RELOAD_STATS_HI       0x5860
1612 #define BGE_LPMBX_RELOAD_STATS_LO       0x5864
1613 #define BGE_LPMBX_RX_STD_PROD_HI        0x5868
1614 #define BGE_LPMBX_RX_STD_PROD_LO        0x586C
1615 #define BGE_LPMBX_RX_JUMBO_PROD_HI      0x5870
1616 #define BGE_LPMBX_RX_JUMBO_PROD_LO      0x5874
1617 #define BGE_LPMBX_RX_MINI_PROD_HI       0x5878
1618 #define BGE_LPMBX_RX_MINI_PROD_LO       0x587C
1619 #define BGE_LPMBX_RX_CONS0_HI           0x5880
1620 #define BGE_LPMBX_RX_CONS0_LO           0x5884
1621 #define BGE_LPMBX_RX_CONS1_HI           0x5888
1622 #define BGE_LPMBX_RX_CONS1_LO           0x588C
1623 #define BGE_LPMBX_RX_CONS2_HI           0x5890
1624 #define BGE_LPMBX_RX_CONS2_LO           0x5894
1625 #define BGE_LPMBX_RX_CONS3_HI           0x5898
1626 #define BGE_LPMBX_RX_CONS3_LO           0x589C
1627 #define BGE_LPMBX_RX_CONS4_HI           0x58A0
1628 #define BGE_LPMBX_RX_CONS4_LO           0x58A4
1629 #define BGE_LPMBX_RX_CONS5_HI           0x58A8
1630 #define BGE_LPMBX_RX_CONS5_LO           0x58AC
1631 #define BGE_LPMBX_RX_CONS6_HI           0x58B0
1632 #define BGE_LPMBX_RX_CONS6_LO           0x58B4
1633 #define BGE_LPMBX_RX_CONS7_HI           0x58B8
1634 #define BGE_LPMBX_RX_CONS7_LO           0x58BC
1635 #define BGE_LPMBX_RX_CONS8_HI           0x58C0
1636 #define BGE_LPMBX_RX_CONS8_LO           0x58C4
1637 #define BGE_LPMBX_RX_CONS9_HI           0x58C8
1638 #define BGE_LPMBX_RX_CONS9_LO           0x58CC
1639 #define BGE_LPMBX_RX_CONS10_HI          0x58D0
1640 #define BGE_LPMBX_RX_CONS10_LO          0x58D4
1641 #define BGE_LPMBX_RX_CONS11_HI          0x58D8
1642 #define BGE_LPMBX_RX_CONS11_LO          0x58DC
1643 #define BGE_LPMBX_RX_CONS12_HI          0x58E0
1644 #define BGE_LPMBX_RX_CONS12_LO          0x58E4
1645 #define BGE_LPMBX_RX_CONS13_HI          0x58E8
1646 #define BGE_LPMBX_RX_CONS13_LO          0x58EC
1647 #define BGE_LPMBX_RX_CONS14_HI          0x58F0
1648 #define BGE_LPMBX_RX_CONS14_LO          0x58F4
1649 #define BGE_LPMBX_RX_CONS15_HI          0x58F8
1650 #define BGE_LPMBX_RX_CONS15_LO          0x58FC
1651 #define BGE_LPMBX_TX_HOST_PROD0_HI      0x5900
1652 #define BGE_LPMBX_TX_HOST_PROD0_LO      0x5904
1653 #define BGE_LPMBX_TX_HOST_PROD1_HI      0x5908
1654 #define BGE_LPMBX_TX_HOST_PROD1_LO      0x590C
1655 #define BGE_LPMBX_TX_HOST_PROD2_HI      0x5910
1656 #define BGE_LPMBX_TX_HOST_PROD2_LO      0x5914
1657 #define BGE_LPMBX_TX_HOST_PROD3_HI      0x5918
1658 #define BGE_LPMBX_TX_HOST_PROD3_LO      0x591C
1659 #define BGE_LPMBX_TX_HOST_PROD4_HI      0x5920
1660 #define BGE_LPMBX_TX_HOST_PROD4_LO      0x5924
1661 #define BGE_LPMBX_TX_HOST_PROD5_HI      0x5928
1662 #define BGE_LPMBX_TX_HOST_PROD5_LO      0x592C
1663 #define BGE_LPMBX_TX_HOST_PROD6_HI      0x5930
1664 #define BGE_LPMBX_TX_HOST_PROD6_LO      0x5934
1665 #define BGE_LPMBX_TX_HOST_PROD7_HI      0x5938
1666 #define BGE_LPMBX_TX_HOST_PROD7_LO      0x593C
1667 #define BGE_LPMBX_TX_HOST_PROD8_HI      0x5940
1668 #define BGE_LPMBX_TX_HOST_PROD8_LO      0x5944
1669 #define BGE_LPMBX_TX_HOST_PROD9_HI      0x5948
1670 #define BGE_LPMBX_TX_HOST_PROD9_LO      0x594C
1671 #define BGE_LPMBX_TX_HOST_PROD10_HI     0x5950
1672 #define BGE_LPMBX_TX_HOST_PROD10_LO     0x5954
1673 #define BGE_LPMBX_TX_HOST_PROD11_HI     0x5958
1674 #define BGE_LPMBX_TX_HOST_PROD11_LO     0x595C
1675 #define BGE_LPMBX_TX_HOST_PROD12_HI     0x5960
1676 #define BGE_LPMBX_TX_HOST_PROD12_LO     0x5964
1677 #define BGE_LPMBX_TX_HOST_PROD13_HI     0x5968
1678 #define BGE_LPMBX_TX_HOST_PROD13_LO     0x596C
1679 #define BGE_LPMBX_TX_HOST_PROD14_HI     0x5970
1680 #define BGE_LPMBX_TX_HOST_PROD14_LO     0x5974
1681 #define BGE_LPMBX_TX_HOST_PROD15_HI     0x5978
1682 #define BGE_LPMBX_TX_HOST_PROD15_LO     0x597C
1683 #define BGE_LPMBX_TX_NIC_PROD0_HI       0x5980
1684 #define BGE_LPMBX_TX_NIC_PROD0_LO       0x5984
1685 #define BGE_LPMBX_TX_NIC_PROD1_HI       0x5988
1686 #define BGE_LPMBX_TX_NIC_PROD1_LO       0x598C
1687 #define BGE_LPMBX_TX_NIC_PROD2_HI       0x5990
1688 #define BGE_LPMBX_TX_NIC_PROD2_LO       0x5994
1689 #define BGE_LPMBX_TX_NIC_PROD3_HI       0x5998
1690 #define BGE_LPMBX_TX_NIC_PROD3_LO       0x599C
1691 #define BGE_LPMBX_TX_NIC_PROD4_HI       0x59A0
1692 #define BGE_LPMBX_TX_NIC_PROD4_LO       0x59A4
1693 #define BGE_LPMBX_TX_NIC_PROD5_HI       0x59A8
1694 #define BGE_LPMBX_TX_NIC_PROD5_LO       0x59AC
1695 #define BGE_LPMBX_TX_NIC_PROD6_HI       0x59B0
1696 #define BGE_LPMBX_TX_NIC_PROD6_LO       0x59B4
1697 #define BGE_LPMBX_TX_NIC_PROD7_HI       0x59B8
1698 #define BGE_LPMBX_TX_NIC_PROD7_LO       0x59BC
1699 #define BGE_LPMBX_TX_NIC_PROD8_HI       0x59C0
1700 #define BGE_LPMBX_TX_NIC_PROD8_LO       0x59C4
1701 #define BGE_LPMBX_TX_NIC_PROD9_HI       0x59C8
1702 #define BGE_LPMBX_TX_NIC_PROD9_LO       0x59CC
1703 #define BGE_LPMBX_TX_NIC_PROD10_HI      0x59D0
1704 #define BGE_LPMBX_TX_NIC_PROD10_LO      0x59D4
1705 #define BGE_LPMBX_TX_NIC_PROD11_HI      0x59D8
1706 #define BGE_LPMBX_TX_NIC_PROD11_LO      0x59DC
1707 #define BGE_LPMBX_TX_NIC_PROD12_HI      0x59E0
1708 #define BGE_LPMBX_TX_NIC_PROD12_LO      0x59E4
1709 #define BGE_LPMBX_TX_NIC_PROD13_HI      0x59E8
1710 #define BGE_LPMBX_TX_NIC_PROD13_LO      0x59EC
1711 #define BGE_LPMBX_TX_NIC_PROD14_HI      0x59F0
1712 #define BGE_LPMBX_TX_NIC_PROD14_LO      0x59F4
1713 #define BGE_LPMBX_TX_NIC_PROD15_HI      0x59F8
1714 #define BGE_LPMBX_TX_NIC_PROD15_LO      0x59FC
1715
1716 /*
1717  * Flow throw Queue reset register
1718  */
1719 #define BGE_FTQ_RESET                   0x5C00
1720
1721 #define BGE_FTQRESET_DMAREAD            0x00000002
1722 #define BGE_FTQRESET_DMAHIPRIO_RD       0x00000004
1723 #define BGE_FTQRESET_DMADONE            0x00000010
1724 #define BGE_FTQRESET_SBDC               0x00000020
1725 #define BGE_FTQRESET_SDI                0x00000040
1726 #define BGE_FTQRESET_WDMA               0x00000080
1727 #define BGE_FTQRESET_DMAHIPRIO_WR       0x00000100
1728 #define BGE_FTQRESET_TYPE1_SOFTWARE     0x00000200
1729 #define BGE_FTQRESET_SDC                0x00000400
1730 #define BGE_FTQRESET_HCC                0x00000800
1731 #define BGE_FTQRESET_TXFIFO             0x00001000
1732 #define BGE_FTQRESET_MBC                0x00002000
1733 #define BGE_FTQRESET_RBDC               0x00004000
1734 #define BGE_FTQRESET_RXLP               0x00008000
1735 #define BGE_FTQRESET_RDBDI              0x00010000
1736 #define BGE_FTQRESET_RDC                0x00020000
1737 #define BGE_FTQRESET_TYPE2_SOFTWARE     0x00040000
1738
1739 /*
1740  * Message Signaled Interrupt registers
1741  */
1742 #define BGE_MSI_MODE                    0x6000
1743 #define BGE_MSI_STATUS                  0x6004
1744 #define BGE_MSI_FIFOACCESS              0x6008
1745
1746 /* MSI mode register */
1747 #define BGE_MSIMODE_RESET               0x00000001
1748 #define BGE_MSIMODE_ENABLE              0x00000002
1749 #define BGE_MSIMODE_PCI_TGT_ABRT_ATTN   0x00000004
1750 #define BGE_MSIMODE_PCI_MSTR_ABRT_ATTN  0x00000008
1751 #define BGE_MSIMODE_PCI_PERR_ATTN       0x00000010
1752 #define BGE_MSIMODE_MSI_FIFOUFLOW_ATTN  0x00000020
1753 #define BGE_MSIMODE_MSI_FIFOOFLOW_ATTN  0x00000040
1754
1755 /* MSI status register */
1756 #define BGE_MSISTAT_PCI_TGT_ABRT_ATTN   0x00000004
1757 #define BGE_MSISTAT_PCI_MSTR_ABRT_ATTN  0x00000008
1758 #define BGE_MSISTAT_PCI_PERR_ATTN       0x00000010
1759 #define BGE_MSISTAT_MSI_FIFOUFLOW_ATTN  0x00000020
1760 #define BGE_MSISTAT_MSI_FIFOOFLOW_ATTN  0x00000040
1761
1762
1763 /*
1764  * DMA Completion registers
1765  */
1766 #define BGE_DMAC_MODE                   0x6400
1767
1768 /* DMA Completion mode register */
1769 #define BGE_DMACMODE_RESET              0x00000001
1770 #define BGE_DMACMODE_ENABLE             0x00000002
1771
1772
1773 /*
1774  * General control registers.
1775  */
1776 #define BGE_MODE_CTL                    0x6800
1777 #define BGE_MISC_CFG                    0x6804
1778 #define BGE_MISC_LOCAL_CTL              0x6808
1779 #define BGE_EE_ADDR                     0x6838
1780 #define BGE_EE_DATA                     0x683C
1781 #define BGE_EE_CTL                      0x6840
1782 #define BGE_MDI_CTL                     0x6844
1783 #define BGE_EE_DELAY                    0x6848
1784 #define BGE_FASTBOOT_PC                 0x6894
1785
1786 /*
1787  * NVRAM Control registers
1788  */
1789 #define BGE_NVRAM_CMD                   0x7000
1790 #define BGE_NVRAM_STAT                  0x7004
1791 #define BGE_NVRAM_WRDATA                0x7008
1792 #define BGE_NVRAM_ADDR                  0x700c
1793 #define BGE_NVRAM_RDDATA                0x7010
1794 #define BGE_NVRAM_CFG1                  0x7014
1795 #define BGE_NVRAM_CFG2                  0x7018
1796 #define BGE_NVRAM_CFG3                  0x701c
1797 #define BGE_NVRAM_SWARB                 0x7020
1798 #define BGE_NVRAM_ACCESS                0x7024
1799 #define BGE_NVRAM_WRITE1                0x7028
1800
1801 #define BGE_NVRAMCMD_RESET              0x00000001
1802 #define BGE_NVRAMCMD_DONE               0x00000008
1803 #define BGE_NVRAMCMD_START              0x00000010
1804 #define BGE_NVRAMCMD_WR                 0x00000020 /* 1 = wr, 0 = rd */
1805 #define BGE_NVRAMCMD_ERASE              0x00000040
1806 #define BGE_NVRAMCMD_FIRST              0x00000080
1807 #define BGE_NVRAMCMD_LAST               0x00000100
1808
1809 #define BGE_NVRAM_READCMD \
1810         (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \
1811         BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE)
1812 #define BGE_NVRAM_WRITECMD \
1813         (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \
1814         BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE|BGE_NVRAMCMD_WR)
1815
1816 #define BGE_NVRAMSWARB_SET0             0x00000001
1817 #define BGE_NVRAMSWARB_SET1             0x00000002
1818 #define BGE_NVRAMSWARB_SET2             0x00000003
1819 #define BGE_NVRAMSWARB_SET3             0x00000004
1820 #define BGE_NVRAMSWARB_CLR0             0x00000010
1821 #define BGE_NVRAMSWARB_CLR1             0x00000020
1822 #define BGE_NVRAMSWARB_CLR2             0x00000040
1823 #define BGE_NVRAMSWARB_CLR3             0x00000080
1824 #define BGE_NVRAMSWARB_GNT0             0x00000100
1825 #define BGE_NVRAMSWARB_GNT1             0x00000200
1826 #define BGE_NVRAMSWARB_GNT2             0x00000400
1827 #define BGE_NVRAMSWARB_GNT3             0x00000800
1828 #define BGE_NVRAMSWARB_REQ0             0x00001000
1829 #define BGE_NVRAMSWARB_REQ1             0x00002000
1830 #define BGE_NVRAMSWARB_REQ2             0x00004000
1831 #define BGE_NVRAMSWARB_REQ3             0x00008000
1832
1833 #define BGE_NVRAMACC_ENABLE             0x00000001
1834 #define BGE_NVRAMACC_WRENABLE           0x00000002
1835
1836 /* Mode control register */
1837 #define BGE_MODECTL_INT_SNDCOAL_ONLY    0x00000001
1838 #define BGE_MODECTL_BYTESWAP_NONFRAME   0x00000002
1839 #define BGE_MODECTL_WORDSWAP_NONFRAME   0x00000004
1840 #define BGE_MODECTL_BYTESWAP_DATA       0x00000010
1841 #define BGE_MODECTL_WORDSWAP_DATA       0x00000020
1842 #define BGE_MODECTL_NO_FRAME_CRACKING   0x00000200
1843 #define BGE_MODECTL_NO_RX_CRC           0x00000400
1844 #define BGE_MODECTL_RX_BADFRAMES        0x00000800
1845 #define BGE_MODECTL_NO_TX_INTR          0x00002000
1846 #define BGE_MODECTL_NO_RX_INTR          0x00004000
1847 #define BGE_MODECTL_FORCE_PCI32         0x00008000
1848 #define BGE_MODECTL_STACKUP             0x00010000
1849 #define BGE_MODECTL_HOST_SEND_BDS       0x00020000
1850 #define BGE_MODECTL_TX_NO_PHDR_CSUM     0x00100000
1851 #define BGE_MODECTL_RX_NO_PHDR_CSUM     0x00800000
1852 #define BGE_MODECTL_TX_ATTN_INTR        0x01000000
1853 #define BGE_MODECTL_RX_ATTN_INTR        0x02000000
1854 #define BGE_MODECTL_MAC_ATTN_INTR       0x04000000
1855 #define BGE_MODECTL_DMA_ATTN_INTR       0x08000000
1856 #define BGE_MODECTL_FLOWCTL_ATTN_INTR   0x10000000
1857 #define BGE_MODECTL_4X_SENDRING_SZ      0x20000000
1858 #define BGE_MODECTL_FW_PROCESS_MCASTS   0x40000000
1859
1860 /* Misc. config register */
1861 #define BGE_MISCCFG_RESET_CORE_CLOCKS   0x00000001
1862 #define BGE_MISCCFG_TIMER_PRESCALER     0x000000FE
1863 #define BGE_MISCCFG_BOARD_ID_5788       0x00010000
1864 #define BGE_MISCCFG_BOARD_ID_5788M      0x00018000
1865 #define BGE_MISCCFG_BOARD_ID_MASK       0x0001e000
1866 #define BGE_MISCCFG_EPHY_IDDQ           0x00200000
1867 #define BGE_MISCCFG_GPHY_PD_OVERRIDE    0x04000000
1868
1869 #define BGE_32BITTIME_66MHZ             (0x41 << 1)
1870
1871 /* Misc. Local Control */
1872 #define BGE_MLC_INTR_STATE              0x00000001
1873 #define BGE_MLC_INTR_CLR                0x00000002
1874 #define BGE_MLC_INTR_SET                0x00000004
1875 #define BGE_MLC_INTR_ONATTN             0x00000008
1876 #define BGE_MLC_MISCIO_IN0              0x00000100
1877 #define BGE_MLC_MISCIO_IN1              0x00000200
1878 #define BGE_MLC_MISCIO_IN2              0x00000400
1879 #define BGE_MLC_MISCIO_OUTEN0           0x00000800
1880 #define BGE_MLC_MISCIO_OUTEN1           0x00001000
1881 #define BGE_MLC_MISCIO_OUTEN2           0x00002000
1882 #define BGE_MLC_MISCIO_OUT0             0x00004000
1883 #define BGE_MLC_MISCIO_OUT1             0x00008000
1884 #define BGE_MLC_MISCIO_OUT2             0x00010000
1885 #define BGE_MLC_EXTRAM_ENB              0x00020000
1886 #define BGE_MLC_SRAM_SIZE               0x001C0000
1887 #define BGE_MLC_BANK_SEL                0x00200000 /* 0 = 2 banks, 1 == 1 */
1888 #define BGE_MLC_SSRAM_TYPE              0x00400000 /* 1 = ZBT, 0 = standard */
1889 #define BGE_MLC_SSRAM_CYC_DESEL         0x00800000
1890 #define BGE_MLC_AUTO_EEPROM             0x01000000
1891
1892 #define BGE_SSRAMSIZE_256KB             0x00000000
1893 #define BGE_SSRAMSIZE_512KB             0x00040000
1894 #define BGE_SSRAMSIZE_1MB               0x00080000
1895 #define BGE_SSRAMSIZE_2MB               0x000C0000
1896 #define BGE_SSRAMSIZE_4MB               0x00100000
1897 #define BGE_SSRAMSIZE_8MB               0x00140000
1898 #define BGE_SSRAMSIZE_16M               0x00180000
1899
1900 /* EEPROM address register */
1901 #define BGE_EEADDR_ADDRESS              0x0000FFFC
1902 #define BGE_EEADDR_HALFCLK              0x01FF0000
1903 #define BGE_EEADDR_START                0x02000000
1904 #define BGE_EEADDR_DEVID                0x1C000000
1905 #define BGE_EEADDR_RESET                0x20000000
1906 #define BGE_EEADDR_DONE                 0x40000000
1907 #define BGE_EEADDR_RW                   0x80000000 /* 1 = rd, 0 = wr */
1908
1909 #define BGE_EEDEVID(x)                  ((x & 7) << 26)
1910 #define BGE_EEHALFCLK(x)                ((x & 0x1FF) << 16)
1911 #define BGE_HALFCLK_384SCL              0x60
1912 #define BGE_EE_READCMD \
1913         (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)|      \
1914         BGE_EEADDR_START|BGE_EEADDR_RW|BGE_EEADDR_DONE)
1915 #define BGE_EE_WRCMD \
1916         (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)|      \
1917         BGE_EEADDR_START|BGE_EEADDR_DONE)
1918
1919 /* EEPROM Control register */
1920 #define BGE_EECTL_CLKOUT_TRISTATE       0x00000001
1921 #define BGE_EECTL_CLKOUT                0x00000002
1922 #define BGE_EECTL_CLKIN                 0x00000004
1923 #define BGE_EECTL_DATAOUT_TRISTATE      0x00000008
1924 #define BGE_EECTL_DATAOUT               0x00000010
1925 #define BGE_EECTL_DATAIN                0x00000020
1926
1927 /* MDI (MII/GMII) access register */
1928 #define BGE_MDI_DATA                    0x00000001
1929 #define BGE_MDI_DIR                     0x00000002
1930 #define BGE_MDI_SEL                     0x00000004
1931 #define BGE_MDI_CLK                     0x00000008
1932
1933 #define BGE_MEMWIN_START                0x00008000
1934 #define BGE_MEMWIN_END                  0x0000FFFF
1935
1936 #define PCI_SETBIT(dev, reg, x, s)      \
1937         pci_write_config(dev, reg, (pci_read_config(dev, reg, s) | x), s)
1938 #define PCI_CLRBIT(dev, reg, x, s)      \
1939         pci_write_config(dev, reg, (pci_read_config(dev, reg, s) & ~x), s)
1940
1941 /*
1942  * This magic number is written to the firmware mailbox at 0xb50
1943  * before a software reset is issued.  After the internal firmware
1944  * has completed its initialization it will write the opposite of 
1945  * this value, ~BGE_MAGIC_NUMBER, to the same location, allowing the
1946  * driver to synchronize with the firmware.
1947  */
1948 #define BGE_MAGIC_NUMBER                0x4B657654
1949
1950 typedef struct {
1951         uint32_t                bge_addr_hi;
1952         uint32_t                bge_addr_lo;
1953 } bge_hostaddr;
1954
1955 #define BGE_HOSTADDR(x, y)                              \
1956 do {                                                    \
1957         (x).bge_addr_lo = ((uint64_t)(y) & 0xffffffff); \
1958         (x).bge_addr_hi = ((uint64_t)(y) >> 32);        \
1959 } while(0)
1960
1961 #define BGE_ADDR_LO(y)          ((uint64_t)(y) & 0xFFFFFFFF)
1962 #define BGE_ADDR_HI(y)          ((uint64_t)(y) >> 32)
1963
1964 /* Ring control block structure */
1965 struct bge_rcb {
1966         bge_hostaddr            bge_hostaddr;
1967         uint32_t                bge_maxlen_flags;
1968         uint32_t                bge_nicaddr;
1969 };
1970 #define BGE_RCB_MAXLEN_FLAGS(maxlen, flags)     ((maxlen) << 16 | (flags))
1971
1972 #define BGE_RCB_FLAG_USE_EXT_RX_BD      0x0001
1973 #define BGE_RCB_FLAG_RING_DISABLED      0x0002
1974
1975 struct bge_tx_bd {
1976         bge_hostaddr            bge_addr;
1977 #if BYTE_ORDER == LITTLE_ENDIAN
1978         uint16_t                bge_flags;
1979         uint16_t                bge_len;
1980         uint16_t                bge_vlan_tag;
1981         uint16_t                bge_rsvd;
1982 #else
1983         uint16_t                bge_len;
1984         uint16_t                bge_flags;
1985         uint16_t                bge_rsvd;
1986         uint16_t                bge_vlan_tag;
1987 #endif
1988 };
1989
1990 #define BGE_TXBDFLAG_TCP_UDP_CSUM       0x0001
1991 #define BGE_TXBDFLAG_IP_CSUM            0x0002
1992 #define BGE_TXBDFLAG_END                0x0004
1993 #define BGE_TXBDFLAG_IP_FRAG            0x0008
1994 #define BGE_TXBDFLAG_IP_FRAG_END        0x0010
1995 #define BGE_TXBDFLAG_VLAN_TAG           0x0040
1996 #define BGE_TXBDFLAG_COAL_NOW           0x0080
1997 #define BGE_TXBDFLAG_CPU_PRE_DMA        0x0100
1998 #define BGE_TXBDFLAG_CPU_POST_DMA       0x0200
1999 #define BGE_TXBDFLAG_INSERT_SRC_ADDR    0x1000
2000 #define BGE_TXBDFLAG_CHOOSE_SRC_ADDR    0x6000
2001 #define BGE_TXBDFLAG_NO_CRC             0x8000
2002
2003 #define BGE_NIC_TXRING_ADDR(ringno, size)       \
2004         BGE_SEND_RING_1_TO_4 +                  \
2005         ((ringno * sizeof(struct bge_tx_bd) * size) / 4)
2006
2007 struct bge_rx_bd {
2008         bge_hostaddr            bge_addr;
2009 #if BYTE_ORDER == LITTLE_ENDIAN
2010         uint16_t                bge_len;
2011         uint16_t                bge_idx;
2012         uint16_t                bge_flags;
2013         uint16_t                bge_type;
2014         uint16_t                bge_tcp_udp_csum;
2015         uint16_t                bge_ip_csum;
2016         uint16_t                bge_vlan_tag;
2017         uint16_t                bge_error_flag;
2018 #else
2019         uint16_t                bge_idx;
2020         uint16_t                bge_len;
2021         uint16_t                bge_type;
2022         uint16_t                bge_flags;
2023         uint16_t                bge_ip_csum;
2024         uint16_t                bge_tcp_udp_csum;
2025         uint16_t                bge_error_flag;
2026         uint16_t                bge_vlan_tag;
2027 #endif
2028         uint32_t                bge_rsvd;
2029         uint32_t                bge_opaque;
2030 };
2031
2032 #define BGE_RXBDFLAG_END                0x0004
2033 #define BGE_RXBDFLAG_JUMBO_RING         0x0020
2034 #define BGE_RXBDFLAG_VLAN_TAG           0x0040
2035 #define BGE_RXBDFLAG_ERROR              0x0400
2036 #define BGE_RXBDFLAG_MINI_RING          0x0800
2037 #define BGE_RXBDFLAG_IP_CSUM            0x1000
2038 #define BGE_RXBDFLAG_TCP_UDP_CSUM       0x2000
2039 #define BGE_RXBDFLAG_TCP_UDP_IS_TCP     0x4000
2040
2041 #define BGE_RXERRFLAG_BAD_CRC           0x0001
2042 #define BGE_RXERRFLAG_COLL_DETECT       0x0002
2043 #define BGE_RXERRFLAG_LINK_LOST         0x0004
2044 #define BGE_RXERRFLAG_PHY_DECODE_ERR    0x0008
2045 #define BGE_RXERRFLAG_MAC_ABORT         0x0010
2046 #define BGE_RXERRFLAG_RUNT              0x0020
2047 #define BGE_RXERRFLAG_TRUNC_NO_RSRCS    0x0040
2048 #define BGE_RXERRFLAG_GIANT             0x0080
2049
2050 struct bge_sts_idx {
2051 #if BYTE_ORDER == LITTLE_ENDIAN
2052         uint16_t                bge_rx_prod_idx;
2053         uint16_t                bge_tx_cons_idx;
2054 #else
2055         uint16_t                bge_tx_cons_idx;
2056         uint16_t                bge_rx_prod_idx;
2057 #endif
2058 };
2059
2060 struct bge_status_block {
2061         uint32_t                bge_status;
2062         uint32_t                bge_status_tag;
2063 #if BYTE_ORDER == LITTLE_ENDIAN
2064         uint16_t                bge_rx_jumbo_cons_idx;
2065         uint16_t                bge_rx_std_cons_idx;
2066         uint16_t                bge_rx_mini_cons_idx;
2067         uint16_t                bge_rsvd1;
2068 #else
2069         uint16_t                bge_rx_std_cons_idx;
2070         uint16_t                bge_rx_jumbo_cons_idx;
2071         uint16_t                bge_rsvd1;
2072         uint16_t                bge_rx_mini_cons_idx;
2073 #endif
2074         struct bge_sts_idx      bge_idx[16];
2075 };
2076 #define BGE_STATUS_BLK_SZ       sizeof(struct bge_status_block)
2077
2078 #define BGE_STATFLAG_UPDATED            0x00000001
2079 #define BGE_STATFLAG_LINKSTATE_CHANGED  0x00000002
2080 #define BGE_STATFLAG_ERROR              0x00000004
2081
2082 /*
2083  * Offset of MAC address inside EEPROM.
2084  */
2085 #define BGE_EE_MAC_OFFSET               0x7C
2086 #define BGE_EE_MAC_OFFSET_5906          0x10
2087 #define BGE_EE_HWCFG_OFFSET             0xC8
2088
2089 #define BGE_HWCFG_VOLTAGE               0x00000003
2090 #define BGE_HWCFG_PHYLED_MODE           0x0000000C
2091 #define BGE_HWCFG_MEDIA                 0x00000030
2092
2093 #define BGE_VOLTAGE_1POINT3             0x00000000
2094 #define BGE_VOLTAGE_1POINT8             0x00000001
2095
2096 #define BGE_PHYLEDMODE_UNSPEC           0x00000000
2097 #define BGE_PHYLEDMODE_TRIPLELED        0x00000004
2098 #define BGE_PHYLEDMODE_SINGLELED        0x00000008
2099
2100 #define BGE_MEDIA_UNSPEC                0x00000000
2101 #define BGE_MEDIA_COPPER                0x00000010
2102 #define BGE_MEDIA_FIBER                 0x00000020
2103
2104 #define BGE_PCI_READ_CMD                0x06000000
2105 #define BGE_PCI_WRITE_CMD               0x70000000
2106
2107 #define BGE_TICKS_PER_SEC               1000000
2108
2109 /*
2110  * Ring size constants.
2111  */
2112 #define BGE_EVENT_RING_CNT      256
2113 #define BGE_CMD_RING_CNT        64
2114 #define BGE_STD_RX_RING_CNT     512
2115 #define BGE_JUMBO_RX_RING_CNT   256
2116 #define BGE_MINI_RX_RING_CNT    1024
2117 #define BGE_RETURN_RING_CNT     1024
2118
2119 /* 5705 has smaller return ring size */
2120
2121 #define BGE_RETURN_RING_CNT_5705        512
2122
2123 /*
2124  * Possible TX ring sizes.
2125  */
2126 #define BGE_TX_RING_CNT_128     128
2127 #define BGE_TX_RING_BASE_128    0x3800
2128
2129 #define BGE_TX_RING_CNT_256     256
2130 #define BGE_TX_RING_BASE_256    0x3000
2131
2132 #define BGE_TX_RING_CNT_512     512
2133 #define BGE_TX_RING_BASE_512    0x2000
2134
2135 #define BGE_TX_RING_CNT         BGE_TX_RING_CNT_512
2136 #define BGE_TX_RING_BASE        BGE_TX_RING_BASE_512
2137
2138 /*
2139  * Tigon III statistics counters.
2140  */
2141 /* Statistics maintained MAC Receive block. */
2142 struct bge_rx_mac_stats {
2143         bge_hostaddr            ifHCInOctets;
2144         bge_hostaddr            Reserved1;
2145         bge_hostaddr            etherStatsFragments;
2146         bge_hostaddr            ifHCInUcastPkts;
2147         bge_hostaddr            ifHCInMulticastPkts;
2148         bge_hostaddr            ifHCInBroadcastPkts;
2149         bge_hostaddr            dot3StatsFCSErrors;
2150         bge_hostaddr            dot3StatsAlignmentErrors;
2151         bge_hostaddr            xonPauseFramesReceived;
2152         bge_hostaddr            xoffPauseFramesReceived;
2153         bge_hostaddr            macControlFramesReceived;
2154         bge_hostaddr            xoffStateEntered;
2155         bge_hostaddr            dot3StatsFramesTooLong;
2156         bge_hostaddr            etherStatsJabbers;
2157         bge_hostaddr            etherStatsUndersizePkts;
2158         bge_hostaddr            inRangeLengthError;
2159         bge_hostaddr            outRangeLengthError;
2160         bge_hostaddr            etherStatsPkts64Octets;
2161         bge_hostaddr            etherStatsPkts65Octetsto127Octets;
2162         bge_hostaddr            etherStatsPkts128Octetsto255Octets;
2163         bge_hostaddr            etherStatsPkts256Octetsto511Octets;
2164         bge_hostaddr            etherStatsPkts512Octetsto1023Octets;
2165         bge_hostaddr            etherStatsPkts1024Octetsto1522Octets;
2166         bge_hostaddr            etherStatsPkts1523Octetsto2047Octets;
2167         bge_hostaddr            etherStatsPkts2048Octetsto4095Octets;
2168         bge_hostaddr            etherStatsPkts4096Octetsto8191Octets;
2169         bge_hostaddr            etherStatsPkts8192Octetsto9022Octets;
2170 };
2171
2172
2173 /* Statistics maintained MAC Transmit block. */
2174 struct bge_tx_mac_stats {
2175         bge_hostaddr            ifHCOutOctets;
2176         bge_hostaddr            Reserved2;
2177         bge_hostaddr            etherStatsCollisions;
2178         bge_hostaddr            outXonSent;
2179         bge_hostaddr            outXoffSent;
2180         bge_hostaddr            flowControlDone;
2181         bge_hostaddr            dot3StatsInternalMacTransmitErrors;
2182         bge_hostaddr            dot3StatsSingleCollisionFrames;
2183         bge_hostaddr            dot3StatsMultipleCollisionFrames;
2184         bge_hostaddr            dot3StatsDeferredTransmissions;
2185         bge_hostaddr            Reserved3;
2186         bge_hostaddr            dot3StatsExcessiveCollisions;
2187         bge_hostaddr            dot3StatsLateCollisions;
2188         bge_hostaddr            dot3Collided2Times;
2189         bge_hostaddr            dot3Collided3Times;
2190         bge_hostaddr            dot3Collided4Times;
2191         bge_hostaddr            dot3Collided5Times;
2192         bge_hostaddr            dot3Collided6Times;
2193         bge_hostaddr            dot3Collided7Times;
2194         bge_hostaddr            dot3Collided8Times;
2195         bge_hostaddr            dot3Collided9Times;
2196         bge_hostaddr            dot3Collided10Times;
2197         bge_hostaddr            dot3Collided11Times;
2198         bge_hostaddr            dot3Collided12Times;
2199         bge_hostaddr            dot3Collided13Times;
2200         bge_hostaddr            dot3Collided14Times;
2201         bge_hostaddr            dot3Collided15Times;
2202         bge_hostaddr            ifHCOutUcastPkts;
2203         bge_hostaddr            ifHCOutMulticastPkts;
2204         bge_hostaddr            ifHCOutBroadcastPkts;
2205         bge_hostaddr            dot3StatsCarrierSenseErrors;
2206         bge_hostaddr            ifOutDiscards;
2207         bge_hostaddr            ifOutErrors;
2208 };
2209
2210 /* Stats counters access through registers */
2211 struct bge_mac_stats_regs {
2212         uint32_t                ifHCOutOctets;
2213         uint32_t                Reserved0;
2214         uint32_t                etherStatsCollisions;
2215         uint32_t                outXonSent;
2216         uint32_t                outXoffSent;
2217         uint32_t                Reserved1;
2218         uint32_t                dot3StatsInternalMacTransmitErrors;
2219         uint32_t                dot3StatsSingleCollisionFrames;
2220         uint32_t                dot3StatsMultipleCollisionFrames;
2221         uint32_t                dot3StatsDeferredTransmissions;
2222         uint32_t                Reserved2;
2223         uint32_t                dot3StatsExcessiveCollisions;
2224         uint32_t                dot3StatsLateCollisions;
2225         uint32_t                Reserved3[14];
2226         uint32_t                ifHCOutUcastPkts;
2227         uint32_t                ifHCOutMulticastPkts;
2228         uint32_t                ifHCOutBroadcastPkts;
2229         uint32_t                Reserved4[2];
2230         uint32_t                ifHCInOctets;
2231         uint32_t                Reserved5;
2232         uint32_t                etherStatsFragments;
2233         uint32_t                ifHCInUcastPkts;
2234         uint32_t                ifHCInMulticastPkts;
2235         uint32_t                ifHCInBroadcastPkts;
2236         uint32_t                dot3StatsFCSErrors;
2237         uint32_t                dot3StatsAlignmentErrors;
2238         uint32_t                xonPauseFramesReceived;
2239         uint32_t                xoffPauseFramesReceived;
2240         uint32_t                macControlFramesReceived;
2241         uint32_t                xoffStateEntered;
2242         uint32_t                dot3StatsFramesTooLong;
2243         uint32_t                etherStatsJabbers;
2244         uint32_t                etherStatsUndersizePkts;
2245 };
2246
2247 struct bge_stats {
2248         uint8_t                 Reserved0[256];
2249
2250         /* Statistics maintained by Receive MAC. */
2251         struct bge_rx_mac_stats rxstats;
2252
2253         bge_hostaddr            Unused1[37];
2254
2255         /* Statistics maintained by Transmit MAC. */
2256         struct bge_tx_mac_stats txstats;
2257
2258         bge_hostaddr            Unused2[31];
2259
2260         /* Statistics maintained by Receive List Placement. */
2261         bge_hostaddr            COSIfHCInPkts[16];
2262         bge_hostaddr            COSFramesDroppedDueToFilters;
2263         bge_hostaddr            nicDmaWriteQueueFull;
2264         bge_hostaddr            nicDmaWriteHighPriQueueFull;
2265         bge_hostaddr            nicNoMoreRxBDs;
2266         bge_hostaddr            ifInDiscards;
2267         bge_hostaddr            ifInErrors;
2268         bge_hostaddr            nicRecvThresholdHit;
2269
2270         bge_hostaddr            Unused3[9];
2271
2272         /* Statistics maintained by Send Data Initiator. */
2273         bge_hostaddr            COSIfHCOutPkts[16];
2274         bge_hostaddr            nicDmaReadQueueFull;
2275         bge_hostaddr            nicDmaReadHighPriQueueFull;
2276         bge_hostaddr            nicSendDataCompQueueFull;
2277
2278         /* Statistics maintained by Host Coalescing. */
2279         bge_hostaddr            nicRingSetSendProdIndex;
2280         bge_hostaddr            nicRingStatusUpdate;
2281         bge_hostaddr            nicInterrupts;
2282         bge_hostaddr            nicAvoidedInterrupts;
2283         bge_hostaddr            nicSendThresholdHit;
2284
2285         uint8_t                 Reserved4[320];
2286 };
2287 #define BGE_STATS_SZ            sizeof(struct bge_stats)
2288
2289 #if (BUS_SPACE_MAXADDR != BUS_SPACE_MAXADDR_32BIT)
2290 #define BGE_DMA_MAXADDR_40BIT   0xFFFFFFFFFF
2291 #define BGE_DMA_BOUNDARY_4G     0x100000000ULL
2292 #else
2293 #define BGE_DMA_MAXADDR_40BIT   BUS_SPACE_MAXADDR
2294 #define BGE_DMA_BOUNDARY_4G     0
2295 #endif
2296
2297 #define BGE_STD_RX_RING_SZ      \
2298         (sizeof(struct bge_rx_bd) * BGE_STD_RX_RING_CNT)
2299 #define BGE_JUMBO_RX_RING_SZ    \
2300         (sizeof(struct bge_rx_bd) * BGE_JUMBO_RX_RING_CNT)
2301 #define BGE_TX_RING_SZ          \
2302         (sizeof(struct bge_tx_bd) * BGE_TX_RING_CNT)
2303 #define BGE_RX_RTN_RING_SZ(cnt) \
2304         (sizeof(struct bge_rx_bd) * (cnt))
2305
2306 #endif  /* !_IF_BGEREG_H_ */