2 * Copyright (c) 2001 Wind River Systems
3 * Copyright (c) 1997, 1998, 1999, 2001
4 * Bill Paul <wpaul@windriver.com>. All rights reserved.
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * 3. All advertising materials mentioning features or use of this software
15 * must display the following acknowledgement:
16 * This product includes software developed by Bill Paul.
17 * 4. Neither the name of the author nor the names of any co-contributors
18 * may be used to endorse or promote products derived from this software
19 * without specific prior written permission.
21 * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
22 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
23 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24 * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
25 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
31 * THE POSSIBILITY OF SUCH DAMAGE.
33 * $FreeBSD: src/sys/dev/bge/if_bge.c,v 1.3.2.39 2005/07/03 03:41:18 silby Exp $
37 #include "opt_polling.h"
39 #include <sys/param.h>
41 #include <sys/endian.h>
42 #include <sys/kernel.h>
43 #include <sys/interrupt.h>
45 #include <sys/malloc.h>
46 #include <sys/queue.h>
48 #include <sys/serialize.h>
49 #include <sys/socket.h>
50 #include <sys/sockio.h>
51 #include <sys/sysctl.h>
54 #include <net/ethernet.h>
56 #include <net/if_arp.h>
57 #include <net/if_dl.h>
58 #include <net/if_media.h>
59 #include <net/if_types.h>
60 #include <net/ifq_var.h>
61 #include <net/vlan/if_vlan_var.h>
62 #include <net/vlan/if_vlan_ether.h>
64 #include <dev/netif/mii_layer/mii.h>
65 #include <dev/netif/mii_layer/miivar.h>
66 #include <dev/netif/mii_layer/brgphyreg.h>
68 #include <bus/pci/pcidevs.h>
69 #include <bus/pci/pcireg.h>
70 #include <bus/pci/pcivar.h>
72 #include <dev/netif/bge/if_bgereg.h>
73 #include <dev/netif/bnx/if_bnxvar.h>
75 /* "device miibus" required. See GENERIC if you get errors here. */
76 #include "miibus_if.h"
78 #define BNX_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP)
80 static const struct bnx_type {
85 { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5717,
86 "Broadcom BCM5717 Gigabit Ethernet" },
87 { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5718,
88 "Broadcom BCM5718 Gigabit Ethernet" },
89 { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5719,
90 "Broadcom BCM5719 Gigabit Ethernet" },
91 { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM5720_ALT,
92 "Broadcom BCM5720 Gigabit Ethernet" },
94 { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM57761,
95 "Broadcom BCM57761 Gigabit Ethernet" },
96 { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM57781,
97 "Broadcom BCM57781 Gigabit Ethernet" },
98 { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM57791,
99 "Broadcom BCM57791 Fast Ethernet" },
100 { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM57765,
101 "Broadcom BCM57765 Gigabit Ethernet" },
102 { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM57785,
103 "Broadcom BCM57785 Gigabit Ethernet" },
104 { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_BCM57795,
105 "Broadcom BCM57795 Fast Ethernet" },
110 #define BNX_IS_JUMBO_CAPABLE(sc) ((sc)->bnx_flags & BNX_FLAG_JUMBO)
111 #define BNX_IS_5717_PLUS(sc) ((sc)->bnx_flags & BNX_FLAG_5717_PLUS)
112 #define BNX_IS_57765_PLUS(sc) ((sc)->bnx_flags & BNX_FLAG_57765_PLUS)
113 #define BNX_IS_57765_FAMILY(sc) \
114 ((sc)->bnx_flags & BNX_FLAG_57765_FAMILY)
116 typedef int (*bnx_eaddr_fcn_t)(struct bnx_softc *, uint8_t[]);
118 static int bnx_probe(device_t);
119 static int bnx_attach(device_t);
120 static int bnx_detach(device_t);
121 static void bnx_shutdown(device_t);
122 static int bnx_suspend(device_t);
123 static int bnx_resume(device_t);
124 static int bnx_miibus_readreg(device_t, int, int);
125 static int bnx_miibus_writereg(device_t, int, int, int);
126 static void bnx_miibus_statchg(device_t);
128 #ifdef DEVICE_POLLING
129 static void bnx_poll(struct ifnet *ifp, enum poll_cmd cmd, int count);
131 static void bnx_intr_legacy(void *);
132 static void bnx_msi(void *);
133 static void bnx_msi_oneshot(void *);
134 static void bnx_intr(struct bnx_softc *);
135 static void bnx_enable_intr(struct bnx_softc *);
136 static void bnx_disable_intr(struct bnx_softc *);
137 static void bnx_txeof(struct bnx_softc *, uint16_t);
138 static void bnx_rxeof(struct bnx_softc *, uint16_t);
140 static void bnx_start(struct ifnet *);
141 static int bnx_ioctl(struct ifnet *, u_long, caddr_t, struct ucred *);
142 static void bnx_init(void *);
143 static void bnx_stop(struct bnx_softc *);
144 static void bnx_watchdog(struct ifnet *);
145 static int bnx_ifmedia_upd(struct ifnet *);
146 static void bnx_ifmedia_sts(struct ifnet *, struct ifmediareq *);
147 static void bnx_tick(void *);
149 static int bnx_alloc_jumbo_mem(struct bnx_softc *);
150 static void bnx_free_jumbo_mem(struct bnx_softc *);
151 static struct bnx_jslot
152 *bnx_jalloc(struct bnx_softc *);
153 static void bnx_jfree(void *);
154 static void bnx_jref(void *);
155 static int bnx_newbuf_std(struct bnx_softc *, int, int);
156 static int bnx_newbuf_jumbo(struct bnx_softc *, int, int);
157 static void bnx_setup_rxdesc_std(struct bnx_softc *, int);
158 static void bnx_setup_rxdesc_jumbo(struct bnx_softc *, int);
159 static int bnx_init_rx_ring_std(struct bnx_softc *);
160 static void bnx_free_rx_ring_std(struct bnx_softc *);
161 static int bnx_init_rx_ring_jumbo(struct bnx_softc *);
162 static void bnx_free_rx_ring_jumbo(struct bnx_softc *);
163 static void bnx_free_tx_ring(struct bnx_softc *);
164 static int bnx_init_tx_ring(struct bnx_softc *);
165 static int bnx_dma_alloc(struct bnx_softc *);
166 static void bnx_dma_free(struct bnx_softc *);
167 static int bnx_dma_block_alloc(struct bnx_softc *, bus_size_t,
168 bus_dma_tag_t *, bus_dmamap_t *, void **, bus_addr_t *);
169 static void bnx_dma_block_free(bus_dma_tag_t, bus_dmamap_t, void *);
171 bnx_defrag_shortdma(struct mbuf *);
172 static int bnx_encap(struct bnx_softc *, struct mbuf **, uint32_t *);
174 static void bnx_reset(struct bnx_softc *);
175 static int bnx_chipinit(struct bnx_softc *);
176 static int bnx_blockinit(struct bnx_softc *);
177 static void bnx_stop_block(struct bnx_softc *, bus_size_t, uint32_t);
178 static void bnx_enable_msi(struct bnx_softc *sc);
179 static void bnx_setmulti(struct bnx_softc *);
180 static void bnx_setpromisc(struct bnx_softc *);
181 static void bnx_stats_update_regs(struct bnx_softc *);
182 static uint32_t bnx_dma_swap_options(struct bnx_softc *);
184 static uint32_t bnx_readmem_ind(struct bnx_softc *, uint32_t);
185 static void bnx_writemem_ind(struct bnx_softc *, uint32_t, uint32_t);
187 static uint32_t bnx_readreg_ind(struct bnx_softc *, uint32_t);
189 static void bnx_writereg_ind(struct bnx_softc *, uint32_t, uint32_t);
190 static void bnx_writemem_direct(struct bnx_softc *, uint32_t, uint32_t);
191 static void bnx_writembx(struct bnx_softc *, int, int);
192 static uint8_t bnx_nvram_getbyte(struct bnx_softc *, int, uint8_t *);
193 static int bnx_read_nvram(struct bnx_softc *, caddr_t, int, int);
194 static uint8_t bnx_eeprom_getbyte(struct bnx_softc *, uint32_t, uint8_t *);
195 static int bnx_read_eeprom(struct bnx_softc *, caddr_t, uint32_t, size_t);
197 static void bnx_tbi_link_upd(struct bnx_softc *, uint32_t);
198 static void bnx_copper_link_upd(struct bnx_softc *, uint32_t);
199 static void bnx_autopoll_link_upd(struct bnx_softc *, uint32_t);
200 static void bnx_link_poll(struct bnx_softc *);
202 static int bnx_get_eaddr_mem(struct bnx_softc *, uint8_t[]);
203 static int bnx_get_eaddr_nvram(struct bnx_softc *, uint8_t[]);
204 static int bnx_get_eaddr_eeprom(struct bnx_softc *, uint8_t[]);
205 static int bnx_get_eaddr(struct bnx_softc *, uint8_t[]);
207 static void bnx_coal_change(struct bnx_softc *);
208 static int bnx_sysctl_rx_coal_ticks(SYSCTL_HANDLER_ARGS);
209 static int bnx_sysctl_tx_coal_ticks(SYSCTL_HANDLER_ARGS);
210 static int bnx_sysctl_rx_coal_bds(SYSCTL_HANDLER_ARGS);
211 static int bnx_sysctl_tx_coal_bds(SYSCTL_HANDLER_ARGS);
212 static int bnx_sysctl_rx_coal_bds_int(SYSCTL_HANDLER_ARGS);
213 static int bnx_sysctl_tx_coal_bds_int(SYSCTL_HANDLER_ARGS);
214 static int bnx_sysctl_coal_chg(SYSCTL_HANDLER_ARGS, uint32_t *,
217 static int bnx_msi_enable = 1;
218 TUNABLE_INT("hw.bnx.msi.enable", &bnx_msi_enable);
220 static device_method_t bnx_methods[] = {
221 /* Device interface */
222 DEVMETHOD(device_probe, bnx_probe),
223 DEVMETHOD(device_attach, bnx_attach),
224 DEVMETHOD(device_detach, bnx_detach),
225 DEVMETHOD(device_shutdown, bnx_shutdown),
226 DEVMETHOD(device_suspend, bnx_suspend),
227 DEVMETHOD(device_resume, bnx_resume),
230 DEVMETHOD(bus_print_child, bus_generic_print_child),
231 DEVMETHOD(bus_driver_added, bus_generic_driver_added),
234 DEVMETHOD(miibus_readreg, bnx_miibus_readreg),
235 DEVMETHOD(miibus_writereg, bnx_miibus_writereg),
236 DEVMETHOD(miibus_statchg, bnx_miibus_statchg),
241 static DEFINE_CLASS_0(bnx, bnx_driver, bnx_methods, sizeof(struct bnx_softc));
242 static devclass_t bnx_devclass;
244 DECLARE_DUMMY_MODULE(if_bnx);
245 DRIVER_MODULE(if_bnx, pci, bnx_driver, bnx_devclass, NULL, NULL);
246 DRIVER_MODULE(miibus, bnx, miibus_driver, miibus_devclass, NULL, NULL);
249 bnx_readmem_ind(struct bnx_softc *sc, uint32_t off)
251 device_t dev = sc->bnx_dev;
254 if (sc->bnx_asicrev == BGE_ASICREV_BCM5906 &&
255 off >= BGE_STATS_BLOCK && off < BGE_SEND_RING_1_TO_4)
258 pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4);
259 val = pci_read_config(dev, BGE_PCI_MEMWIN_DATA, 4);
260 pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4);
265 bnx_writemem_ind(struct bnx_softc *sc, uint32_t off, uint32_t val)
267 device_t dev = sc->bnx_dev;
269 if (sc->bnx_asicrev == BGE_ASICREV_BCM5906 &&
270 off >= BGE_STATS_BLOCK && off < BGE_SEND_RING_1_TO_4)
273 pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4);
274 pci_write_config(dev, BGE_PCI_MEMWIN_DATA, val, 4);
275 pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4);
280 bnx_readreg_ind(struct bnx_softc *sc, uin32_t off)
282 device_t dev = sc->bnx_dev;
284 pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4);
285 return(pci_read_config(dev, BGE_PCI_REG_DATA, 4));
290 bnx_writereg_ind(struct bnx_softc *sc, uint32_t off, uint32_t val)
292 device_t dev = sc->bnx_dev;
294 pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4);
295 pci_write_config(dev, BGE_PCI_REG_DATA, val, 4);
299 bnx_writemem_direct(struct bnx_softc *sc, uint32_t off, uint32_t val)
301 CSR_WRITE_4(sc, off, val);
305 bnx_writembx(struct bnx_softc *sc, int off, int val)
307 if (sc->bnx_asicrev == BGE_ASICREV_BCM5906)
308 off += BGE_LPMBX_IRQ0_HI - BGE_MBX_IRQ0_HI;
310 CSR_WRITE_4(sc, off, val);
314 bnx_nvram_getbyte(struct bnx_softc *sc, int addr, uint8_t *dest)
316 uint32_t access, byte = 0;
320 CSR_WRITE_4(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_SET1);
321 for (i = 0; i < 8000; i++) {
322 if (CSR_READ_4(sc, BGE_NVRAM_SWARB) & BGE_NVRAMSWARB_GNT1)
330 access = CSR_READ_4(sc, BGE_NVRAM_ACCESS);
331 CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access | BGE_NVRAMACC_ENABLE);
333 CSR_WRITE_4(sc, BGE_NVRAM_ADDR, addr & 0xfffffffc);
334 CSR_WRITE_4(sc, BGE_NVRAM_CMD, BGE_NVRAM_READCMD);
335 for (i = 0; i < BNX_TIMEOUT * 10; i++) {
337 if (CSR_READ_4(sc, BGE_NVRAM_CMD) & BGE_NVRAMCMD_DONE) {
343 if (i == BNX_TIMEOUT * 10) {
344 if_printf(&sc->arpcom.ac_if, "nvram read timed out\n");
349 byte = CSR_READ_4(sc, BGE_NVRAM_RDDATA);
351 *dest = (bswap32(byte) >> ((addr % 4) * 8)) & 0xFF;
353 /* Disable access. */
354 CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access);
357 CSR_WRITE_4(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_CLR1);
358 CSR_READ_4(sc, BGE_NVRAM_SWARB);
364 * Read a sequence of bytes from NVRAM.
367 bnx_read_nvram(struct bnx_softc *sc, caddr_t dest, int off, int cnt)
372 if (sc->bnx_asicrev != BGE_ASICREV_BCM5906)
375 for (i = 0; i < cnt; i++) {
376 err = bnx_nvram_getbyte(sc, off + i, &byte);
382 return (err ? 1 : 0);
386 * Read a byte of data stored in the EEPROM at address 'addr.' The
387 * BCM570x supports both the traditional bitbang interface and an
388 * auto access interface for reading the EEPROM. We use the auto
392 bnx_eeprom_getbyte(struct bnx_softc *sc, uint32_t addr, uint8_t *dest)
398 * Enable use of auto EEPROM access so we can avoid
399 * having to use the bitbang method.
401 BNX_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_AUTO_EEPROM);
403 /* Reset the EEPROM, load the clock period. */
404 CSR_WRITE_4(sc, BGE_EE_ADDR,
405 BGE_EEADDR_RESET|BGE_EEHALFCLK(BGE_HALFCLK_384SCL));
408 /* Issue the read EEPROM command. */
409 CSR_WRITE_4(sc, BGE_EE_ADDR, BGE_EE_READCMD | addr);
411 /* Wait for completion */
412 for(i = 0; i < BNX_TIMEOUT * 10; i++) {
414 if (CSR_READ_4(sc, BGE_EE_ADDR) & BGE_EEADDR_DONE)
418 if (i == BNX_TIMEOUT) {
419 if_printf(&sc->arpcom.ac_if, "eeprom read timed out\n");
424 byte = CSR_READ_4(sc, BGE_EE_DATA);
426 *dest = (byte >> ((addr % 4) * 8)) & 0xFF;
432 * Read a sequence of bytes from the EEPROM.
435 bnx_read_eeprom(struct bnx_softc *sc, caddr_t dest, uint32_t off, size_t len)
441 for (byte = 0, err = 0, i = 0; i < len; i++) {
442 err = bnx_eeprom_getbyte(sc, off + i, &byte);
452 bnx_miibus_readreg(device_t dev, int phy, int reg)
454 struct bnx_softc *sc = device_get_softc(dev);
458 KASSERT(phy == sc->bnx_phyno,
459 ("invalid phyno %d, should be %d", phy, sc->bnx_phyno));
461 /* Clear the autopoll bit if set, otherwise may trigger PCI errors. */
462 if (sc->bnx_mi_mode & BGE_MIMODE_AUTOPOLL) {
463 CSR_WRITE_4(sc, BGE_MI_MODE,
464 sc->bnx_mi_mode & ~BGE_MIMODE_AUTOPOLL);
468 CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_READ | BGE_MICOMM_BUSY |
469 BGE_MIPHY(phy) | BGE_MIREG(reg));
471 /* Poll for the PHY register access to complete. */
472 for (i = 0; i < BNX_TIMEOUT; i++) {
474 val = CSR_READ_4(sc, BGE_MI_COMM);
475 if ((val & BGE_MICOMM_BUSY) == 0) {
477 val = CSR_READ_4(sc, BGE_MI_COMM);
481 if (i == BNX_TIMEOUT) {
482 if_printf(&sc->arpcom.ac_if, "PHY read timed out "
483 "(phy %d, reg %d, val 0x%08x)\n", phy, reg, val);
487 /* Restore the autopoll bit if necessary. */
488 if (sc->bnx_mi_mode & BGE_MIMODE_AUTOPOLL) {
489 CSR_WRITE_4(sc, BGE_MI_MODE, sc->bnx_mi_mode);
493 if (val & BGE_MICOMM_READFAIL)
496 return (val & 0xFFFF);
500 bnx_miibus_writereg(device_t dev, int phy, int reg, int val)
502 struct bnx_softc *sc = device_get_softc(dev);
505 KASSERT(phy == sc->bnx_phyno,
506 ("invalid phyno %d, should be %d", phy, sc->bnx_phyno));
508 if (sc->bnx_asicrev == BGE_ASICREV_BCM5906 &&
509 (reg == BRGPHY_MII_1000CTL || reg == BRGPHY_MII_AUXCTL))
512 /* Clear the autopoll bit if set, otherwise may trigger PCI errors. */
513 if (sc->bnx_mi_mode & BGE_MIMODE_AUTOPOLL) {
514 CSR_WRITE_4(sc, BGE_MI_MODE,
515 sc->bnx_mi_mode & ~BGE_MIMODE_AUTOPOLL);
519 CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_WRITE | BGE_MICOMM_BUSY |
520 BGE_MIPHY(phy) | BGE_MIREG(reg) | val);
522 for (i = 0; i < BNX_TIMEOUT; i++) {
524 if (!(CSR_READ_4(sc, BGE_MI_COMM) & BGE_MICOMM_BUSY)) {
526 CSR_READ_4(sc, BGE_MI_COMM); /* dummy read */
530 if (i == BNX_TIMEOUT) {
531 if_printf(&sc->arpcom.ac_if, "PHY write timed out "
532 "(phy %d, reg %d, val %d)\n", phy, reg, val);
535 /* Restore the autopoll bit if necessary. */
536 if (sc->bnx_mi_mode & BGE_MIMODE_AUTOPOLL) {
537 CSR_WRITE_4(sc, BGE_MI_MODE, sc->bnx_mi_mode);
545 bnx_miibus_statchg(device_t dev)
547 struct bnx_softc *sc;
548 struct mii_data *mii;
550 sc = device_get_softc(dev);
551 mii = device_get_softc(sc->bnx_miibus);
553 if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
554 (IFM_ACTIVE | IFM_AVALID)) {
555 switch (IFM_SUBTYPE(mii->mii_media_active)) {
563 if (sc->bnx_asicrev != BGE_ASICREV_BCM5906)
575 if (sc->bnx_link == 0)
578 BNX_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_PORTMODE);
579 if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T ||
580 IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_SX) {
581 BNX_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_GMII);
583 BNX_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_MII);
586 if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX) {
587 BNX_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX);
589 BNX_SETBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX);
594 * Memory management for jumbo frames.
597 bnx_alloc_jumbo_mem(struct bnx_softc *sc)
599 struct ifnet *ifp = &sc->arpcom.ac_if;
600 struct bnx_jslot *entry;
606 * Create tag for jumbo mbufs.
607 * This is really a bit of a kludge. We allocate a special
608 * jumbo buffer pool which (thanks to the way our DMA
609 * memory allocation works) will consist of contiguous
610 * pages. This means that even though a jumbo buffer might
611 * be larger than a page size, we don't really need to
612 * map it into more than one DMA segment. However, the
613 * default mbuf tag will result in multi-segment mappings,
614 * so we have to create a special jumbo mbuf tag that
615 * lets us get away with mapping the jumbo buffers as
616 * a single segment. I think eventually the driver should
617 * be changed so that it uses ordinary mbufs and cluster
618 * buffers, i.e. jumbo frames can span multiple DMA
619 * descriptors. But that's a project for another day.
623 * Create DMA stuffs for jumbo RX ring.
625 error = bnx_dma_block_alloc(sc, BGE_JUMBO_RX_RING_SZ,
626 &sc->bnx_cdata.bnx_rx_jumbo_ring_tag,
627 &sc->bnx_cdata.bnx_rx_jumbo_ring_map,
628 (void *)&sc->bnx_ldata.bnx_rx_jumbo_ring,
629 &sc->bnx_ldata.bnx_rx_jumbo_ring_paddr);
631 if_printf(ifp, "could not create jumbo RX ring\n");
636 * Create DMA stuffs for jumbo buffer block.
638 error = bnx_dma_block_alloc(sc, BNX_JMEM,
639 &sc->bnx_cdata.bnx_jumbo_tag,
640 &sc->bnx_cdata.bnx_jumbo_map,
641 (void **)&sc->bnx_ldata.bnx_jumbo_buf,
644 if_printf(ifp, "could not create jumbo buffer\n");
648 SLIST_INIT(&sc->bnx_jfree_listhead);
651 * Now divide it up into 9K pieces and save the addresses
652 * in an array. Note that we play an evil trick here by using
653 * the first few bytes in the buffer to hold the the address
654 * of the softc structure for this interface. This is because
655 * bnx_jfree() needs it, but it is called by the mbuf management
656 * code which will not pass it to us explicitly.
658 for (i = 0, ptr = sc->bnx_ldata.bnx_jumbo_buf; i < BNX_JSLOTS; i++) {
659 entry = &sc->bnx_cdata.bnx_jslots[i];
661 entry->bnx_buf = ptr;
662 entry->bnx_paddr = paddr;
663 entry->bnx_inuse = 0;
665 SLIST_INSERT_HEAD(&sc->bnx_jfree_listhead, entry, jslot_link);
674 bnx_free_jumbo_mem(struct bnx_softc *sc)
676 /* Destroy jumbo RX ring. */
677 bnx_dma_block_free(sc->bnx_cdata.bnx_rx_jumbo_ring_tag,
678 sc->bnx_cdata.bnx_rx_jumbo_ring_map,
679 sc->bnx_ldata.bnx_rx_jumbo_ring);
681 /* Destroy jumbo buffer block. */
682 bnx_dma_block_free(sc->bnx_cdata.bnx_jumbo_tag,
683 sc->bnx_cdata.bnx_jumbo_map,
684 sc->bnx_ldata.bnx_jumbo_buf);
688 * Allocate a jumbo buffer.
690 static struct bnx_jslot *
691 bnx_jalloc(struct bnx_softc *sc)
693 struct bnx_jslot *entry;
695 lwkt_serialize_enter(&sc->bnx_jslot_serializer);
696 entry = SLIST_FIRST(&sc->bnx_jfree_listhead);
698 SLIST_REMOVE_HEAD(&sc->bnx_jfree_listhead, jslot_link);
699 entry->bnx_inuse = 1;
701 if_printf(&sc->arpcom.ac_if, "no free jumbo buffers\n");
703 lwkt_serialize_exit(&sc->bnx_jslot_serializer);
708 * Adjust usage count on a jumbo buffer.
713 struct bnx_jslot *entry = (struct bnx_jslot *)arg;
714 struct bnx_softc *sc = entry->bnx_sc;
717 panic("bnx_jref: can't find softc pointer!");
719 if (&sc->bnx_cdata.bnx_jslots[entry->bnx_slot] != entry) {
720 panic("bnx_jref: asked to reference buffer "
721 "that we don't manage!");
722 } else if (entry->bnx_inuse == 0) {
723 panic("bnx_jref: buffer already free!");
725 atomic_add_int(&entry->bnx_inuse, 1);
730 * Release a jumbo buffer.
735 struct bnx_jslot *entry = (struct bnx_jslot *)arg;
736 struct bnx_softc *sc = entry->bnx_sc;
739 panic("bnx_jfree: can't find softc pointer!");
741 if (&sc->bnx_cdata.bnx_jslots[entry->bnx_slot] != entry) {
742 panic("bnx_jfree: asked to free buffer that we don't manage!");
743 } else if (entry->bnx_inuse == 0) {
744 panic("bnx_jfree: buffer already free!");
747 * Possible MP race to 0, use the serializer. The atomic insn
748 * is still needed for races against bnx_jref().
750 lwkt_serialize_enter(&sc->bnx_jslot_serializer);
751 atomic_subtract_int(&entry->bnx_inuse, 1);
752 if (entry->bnx_inuse == 0) {
753 SLIST_INSERT_HEAD(&sc->bnx_jfree_listhead,
756 lwkt_serialize_exit(&sc->bnx_jslot_serializer);
762 * Intialize a standard receive ring descriptor.
765 bnx_newbuf_std(struct bnx_softc *sc, int i, int init)
767 struct mbuf *m_new = NULL;
768 bus_dma_segment_t seg;
772 m_new = m_getcl(init ? MB_WAIT : MB_DONTWAIT, MT_DATA, M_PKTHDR);
775 m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
776 m_adj(m_new, ETHER_ALIGN);
778 error = bus_dmamap_load_mbuf_segment(sc->bnx_cdata.bnx_rx_mtag,
779 sc->bnx_cdata.bnx_rx_tmpmap, m_new,
780 &seg, 1, &nsegs, BUS_DMA_NOWAIT);
787 bus_dmamap_sync(sc->bnx_cdata.bnx_rx_mtag,
788 sc->bnx_cdata.bnx_rx_std_dmamap[i],
789 BUS_DMASYNC_POSTREAD);
790 bus_dmamap_unload(sc->bnx_cdata.bnx_rx_mtag,
791 sc->bnx_cdata.bnx_rx_std_dmamap[i]);
794 map = sc->bnx_cdata.bnx_rx_tmpmap;
795 sc->bnx_cdata.bnx_rx_tmpmap = sc->bnx_cdata.bnx_rx_std_dmamap[i];
796 sc->bnx_cdata.bnx_rx_std_dmamap[i] = map;
798 sc->bnx_cdata.bnx_rx_std_chain[i].bnx_mbuf = m_new;
799 sc->bnx_cdata.bnx_rx_std_chain[i].bnx_paddr = seg.ds_addr;
801 bnx_setup_rxdesc_std(sc, i);
806 bnx_setup_rxdesc_std(struct bnx_softc *sc, int i)
808 struct bnx_rxchain *rc;
811 rc = &sc->bnx_cdata.bnx_rx_std_chain[i];
812 r = &sc->bnx_ldata.bnx_rx_std_ring[i];
814 r->bge_addr.bge_addr_lo = BGE_ADDR_LO(rc->bnx_paddr);
815 r->bge_addr.bge_addr_hi = BGE_ADDR_HI(rc->bnx_paddr);
816 r->bge_len = rc->bnx_mbuf->m_len;
818 r->bge_flags = BGE_RXBDFLAG_END;
822 * Initialize a jumbo receive ring descriptor. This allocates
823 * a jumbo buffer from the pool managed internally by the driver.
826 bnx_newbuf_jumbo(struct bnx_softc *sc, int i, int init)
828 struct mbuf *m_new = NULL;
829 struct bnx_jslot *buf;
832 /* Allocate the mbuf. */
833 MGETHDR(m_new, init ? MB_WAIT : MB_DONTWAIT, MT_DATA);
837 /* Allocate the jumbo buffer */
838 buf = bnx_jalloc(sc);
844 /* Attach the buffer to the mbuf. */
845 m_new->m_ext.ext_arg = buf;
846 m_new->m_ext.ext_buf = buf->bnx_buf;
847 m_new->m_ext.ext_free = bnx_jfree;
848 m_new->m_ext.ext_ref = bnx_jref;
849 m_new->m_ext.ext_size = BNX_JUMBO_FRAMELEN;
851 m_new->m_flags |= M_EXT;
853 m_new->m_data = m_new->m_ext.ext_buf;
854 m_new->m_len = m_new->m_pkthdr.len = m_new->m_ext.ext_size;
856 paddr = buf->bnx_paddr;
857 m_adj(m_new, ETHER_ALIGN);
858 paddr += ETHER_ALIGN;
860 /* Save necessary information */
861 sc->bnx_cdata.bnx_rx_jumbo_chain[i].bnx_mbuf = m_new;
862 sc->bnx_cdata.bnx_rx_jumbo_chain[i].bnx_paddr = paddr;
864 /* Set up the descriptor. */
865 bnx_setup_rxdesc_jumbo(sc, i);
870 bnx_setup_rxdesc_jumbo(struct bnx_softc *sc, int i)
873 struct bnx_rxchain *rc;
875 r = &sc->bnx_ldata.bnx_rx_jumbo_ring[i];
876 rc = &sc->bnx_cdata.bnx_rx_jumbo_chain[i];
878 r->bge_addr.bge_addr_lo = BGE_ADDR_LO(rc->bnx_paddr);
879 r->bge_addr.bge_addr_hi = BGE_ADDR_HI(rc->bnx_paddr);
880 r->bge_len = rc->bnx_mbuf->m_len;
882 r->bge_flags = BGE_RXBDFLAG_END|BGE_RXBDFLAG_JUMBO_RING;
886 bnx_init_rx_ring_std(struct bnx_softc *sc)
890 for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
891 error = bnx_newbuf_std(sc, i, 1);
896 sc->bnx_std = BGE_STD_RX_RING_CNT - 1;
897 bnx_writembx(sc, BGE_MBX_RX_STD_PROD_LO, sc->bnx_std);
903 bnx_free_rx_ring_std(struct bnx_softc *sc)
907 for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
908 struct bnx_rxchain *rc = &sc->bnx_cdata.bnx_rx_std_chain[i];
910 if (rc->bnx_mbuf != NULL) {
911 bus_dmamap_unload(sc->bnx_cdata.bnx_rx_mtag,
912 sc->bnx_cdata.bnx_rx_std_dmamap[i]);
913 m_freem(rc->bnx_mbuf);
916 bzero(&sc->bnx_ldata.bnx_rx_std_ring[i],
917 sizeof(struct bge_rx_bd));
922 bnx_init_rx_ring_jumbo(struct bnx_softc *sc)
927 for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
928 error = bnx_newbuf_jumbo(sc, i, 1);
933 sc->bnx_jumbo = BGE_JUMBO_RX_RING_CNT - 1;
935 rcb = &sc->bnx_ldata.bnx_info.bnx_jumbo_rx_rcb;
936 rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0, 0);
937 CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags);
939 bnx_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bnx_jumbo);
945 bnx_free_rx_ring_jumbo(struct bnx_softc *sc)
949 for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
950 struct bnx_rxchain *rc = &sc->bnx_cdata.bnx_rx_jumbo_chain[i];
952 if (rc->bnx_mbuf != NULL) {
953 m_freem(rc->bnx_mbuf);
956 bzero(&sc->bnx_ldata.bnx_rx_jumbo_ring[i],
957 sizeof(struct bge_rx_bd));
962 bnx_free_tx_ring(struct bnx_softc *sc)
966 for (i = 0; i < BGE_TX_RING_CNT; i++) {
967 if (sc->bnx_cdata.bnx_tx_chain[i] != NULL) {
968 bus_dmamap_unload(sc->bnx_cdata.bnx_tx_mtag,
969 sc->bnx_cdata.bnx_tx_dmamap[i]);
970 m_freem(sc->bnx_cdata.bnx_tx_chain[i]);
971 sc->bnx_cdata.bnx_tx_chain[i] = NULL;
973 bzero(&sc->bnx_ldata.bnx_tx_ring[i],
974 sizeof(struct bge_tx_bd));
979 bnx_init_tx_ring(struct bnx_softc *sc)
982 sc->bnx_tx_saved_considx = 0;
983 sc->bnx_tx_prodidx = 0;
985 /* Initialize transmit producer index for host-memory send ring. */
986 bnx_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bnx_tx_prodidx);
987 bnx_writembx(sc, BGE_MBX_TX_NIC_PROD0_LO, 0);
993 bnx_setmulti(struct bnx_softc *sc)
996 struct ifmultiaddr *ifma;
997 uint32_t hashes[4] = { 0, 0, 0, 0 };
1000 ifp = &sc->arpcom.ac_if;
1002 if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
1003 for (i = 0; i < 4; i++)
1004 CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0xFFFFFFFF);
1008 /* First, zot all the existing filters. */
1009 for (i = 0; i < 4; i++)
1010 CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0);
1012 /* Now program new ones. */
1013 TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
1014 if (ifma->ifma_addr->sa_family != AF_LINK)
1017 LLADDR((struct sockaddr_dl *)ifma->ifma_addr),
1018 ETHER_ADDR_LEN) & 0x7f;
1019 hashes[(h & 0x60) >> 5] |= 1 << (h & 0x1F);
1022 for (i = 0; i < 4; i++)
1023 CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), hashes[i]);
1027 * Do endian, PCI and DMA initialization. Also check the on-board ROM
1028 * self-test results.
1031 bnx_chipinit(struct bnx_softc *sc)
1033 uint32_t dma_rw_ctl, mode_ctl;
1036 /* Set endian type before we access any non-PCI registers. */
1037 pci_write_config(sc->bnx_dev, BGE_PCI_MISC_CTL,
1038 BGE_INIT | BGE_PCIMISCCTL_TAGGED_STATUS, 4);
1040 /* Clear the MAC control register */
1041 CSR_WRITE_4(sc, BGE_MAC_MODE, 0);
1044 * Clear the MAC statistics block in the NIC's
1047 for (i = BGE_STATS_BLOCK;
1048 i < BGE_STATS_BLOCK_END + 1; i += sizeof(uint32_t))
1049 BNX_MEMWIN_WRITE(sc, i, 0);
1051 for (i = BGE_STATUS_BLOCK;
1052 i < BGE_STATUS_BLOCK_END + 1; i += sizeof(uint32_t))
1053 BNX_MEMWIN_WRITE(sc, i, 0);
1055 /* Set up the PCI DMA control register. */
1056 dma_rw_ctl = BGE_PCI_READ_CMD | BGE_PCI_WRITE_CMD |
1057 (0x3 << BGE_PCIDMARWCTL_WR_WAT_SHIFT);
1059 if (BNX_IS_57765_PLUS(sc)) {
1060 dma_rw_ctl &= ~BGE_PCIDMARWCTL_DIS_CACHE_ALIGNMENT;
1061 if (sc->bnx_chipid == BGE_CHIPID_BCM57765_A0)
1062 dma_rw_ctl &= ~BGE_PCIDMARWCTL_CRDRDR_RDMA_MRRS_MSK;
1064 * Enable HW workaround for controllers that misinterpret
1065 * a status tag update and leave interrupts permanently
1068 if (sc->bnx_asicrev != BGE_ASICREV_BCM5717 &&
1069 sc->bnx_asicrev != BGE_ASICREV_BCM57765)
1070 dma_rw_ctl |= BGE_PCIDMARWCTL_TAGGED_STATUS_WA;
1072 pci_write_config(sc->bnx_dev, BGE_PCI_DMA_RW_CTL, dma_rw_ctl, 4);
1075 * Set up general mode register.
1077 mode_ctl = bnx_dma_swap_options(sc) | BGE_MODECTL_MAC_ATTN_INTR |
1078 BGE_MODECTL_HOST_SEND_BDS | BGE_MODECTL_TX_NO_PHDR_CSUM;
1079 CSR_WRITE_4(sc, BGE_MODE_CTL, mode_ctl);
1082 * Disable memory write invalidate. Apparently it is not supported
1083 * properly by these devices. Also ensure that INTx isn't disabled,
1084 * as these chips need it even when using MSI.
1086 PCI_CLRBIT(sc->bnx_dev, BGE_PCI_CMD,
1087 (PCIM_CMD_MWRICEN | PCIM_CMD_INTxDIS), 4);
1089 /* Set the timer prescaler (always 66Mhz) */
1090 CSR_WRITE_4(sc, BGE_MISC_CFG, 65 << 1/*BGE_32BITTIME_66MHZ*/);
1092 if (sc->bnx_asicrev == BGE_ASICREV_BCM5906) {
1093 DELAY(40); /* XXX */
1095 /* Put PHY into ready state */
1096 BNX_CLRBIT(sc, BGE_MISC_CFG, BGE_MISCCFG_EPHY_IDDQ);
1097 CSR_READ_4(sc, BGE_MISC_CFG); /* Flush */
1105 bnx_blockinit(struct bnx_softc *sc)
1107 struct bge_rcb *rcb;
1114 * Initialize the memory window pointer register so that
1115 * we can access the first 32K of internal NIC RAM. This will
1116 * allow us to set up the TX send ring RCBs and the RX return
1117 * ring RCBs, plus other things which live in NIC memory.
1119 CSR_WRITE_4(sc, BGE_PCI_MEMWIN_BASEADDR, 0);
1121 /* Configure mbuf pool watermarks */
1122 if (BNX_IS_57765_PLUS(sc)) {
1123 CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
1124 if (sc->arpcom.ac_if.if_mtu > ETHERMTU) {
1125 CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x7e);
1126 CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0xea);
1128 CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x2a);
1129 CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0xa0);
1131 } else if (sc->bnx_asicrev == BGE_ASICREV_BCM5906) {
1132 CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
1133 CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x04);
1134 CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x10);
1136 CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
1137 CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x10);
1138 CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60);
1141 /* Configure DMA resource watermarks */
1142 CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LOWAT, 5);
1143 CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_HIWAT, 10);
1145 /* Enable buffer manager */
1146 val = BGE_BMANMODE_ENABLE | BGE_BMANMODE_LOMBUF_ATTN;
1148 * Change the arbitration algorithm of TXMBUF read request to
1149 * round-robin instead of priority based for BCM5719. When
1150 * TXFIFO is almost empty, RDMA will hold its request until
1151 * TXFIFO is not almost empty.
1153 if (sc->bnx_asicrev == BGE_ASICREV_BCM5719)
1154 val |= BGE_BMANMODE_NO_TX_UNDERRUN;
1155 CSR_WRITE_4(sc, BGE_BMAN_MODE, val);
1157 /* Poll for buffer manager start indication */
1158 for (i = 0; i < BNX_TIMEOUT; i++) {
1159 if (CSR_READ_4(sc, BGE_BMAN_MODE) & BGE_BMANMODE_ENABLE)
1164 if (i == BNX_TIMEOUT) {
1165 if_printf(&sc->arpcom.ac_if,
1166 "buffer manager failed to start\n");
1170 /* Enable flow-through queues */
1171 CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF);
1172 CSR_WRITE_4(sc, BGE_FTQ_RESET, 0);
1174 /* Wait until queue initialization is complete */
1175 for (i = 0; i < BNX_TIMEOUT; i++) {
1176 if (CSR_READ_4(sc, BGE_FTQ_RESET) == 0)
1181 if (i == BNX_TIMEOUT) {
1182 if_printf(&sc->arpcom.ac_if,
1183 "flow-through queue init failed\n");
1188 * Summary of rings supported by the controller:
1190 * Standard Receive Producer Ring
1191 * - This ring is used to feed receive buffers for "standard"
1192 * sized frames (typically 1536 bytes) to the controller.
1194 * Jumbo Receive Producer Ring
1195 * - This ring is used to feed receive buffers for jumbo sized
1196 * frames (i.e. anything bigger than the "standard" frames)
1197 * to the controller.
1199 * Mini Receive Producer Ring
1200 * - This ring is used to feed receive buffers for "mini"
1201 * sized frames to the controller.
1202 * - This feature required external memory for the controller
1203 * but was never used in a production system. Should always
1206 * Receive Return Ring
1207 * - After the controller has placed an incoming frame into a
1208 * receive buffer that buffer is moved into a receive return
1209 * ring. The driver is then responsible to passing the
1210 * buffer up to the stack. Many versions of the controller
1211 * support multiple RR rings.
1214 * - This ring is used for outgoing frames. Many versions of
1215 * the controller support multiple send rings.
1218 /* Initialize the standard receive producer ring control block. */
1219 rcb = &sc->bnx_ldata.bnx_info.bnx_std_rx_rcb;
1220 rcb->bge_hostaddr.bge_addr_lo =
1221 BGE_ADDR_LO(sc->bnx_ldata.bnx_rx_std_ring_paddr);
1222 rcb->bge_hostaddr.bge_addr_hi =
1223 BGE_ADDR_HI(sc->bnx_ldata.bnx_rx_std_ring_paddr);
1224 if (BNX_IS_57765_PLUS(sc)) {
1226 * Bits 31-16: Programmable ring size (2048, 1024, 512, .., 32)
1227 * Bits 15-2 : Maximum RX frame size
1228 * Bit 1 : 1 = Ring Disabled, 0 = Ring ENabled
1231 rcb->bge_maxlen_flags =
1232 BGE_RCB_MAXLEN_FLAGS(512, BNX_MAX_FRAMELEN << 2);
1235 * Bits 31-16: Programmable ring size (512, 256, 128, 64, 32)
1236 * Bits 15-2 : Reserved (should be 0)
1237 * Bit 1 : 1 = Ring Disabled, 0 = Ring Enabled
1240 rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(512, 0);
1242 if (sc->bnx_asicrev == BGE_ASICREV_BCM5717 ||
1243 sc->bnx_asicrev == BGE_ASICREV_BCM5719 ||
1244 sc->bnx_asicrev == BGE_ASICREV_BCM5720)
1245 rcb->bge_nicaddr = BGE_STD_RX_RINGS_5717;
1247 rcb->bge_nicaddr = BGE_STD_RX_RINGS;
1248 /* Write the standard receive producer ring control block. */
1249 CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_HI, rcb->bge_hostaddr.bge_addr_hi);
1250 CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_LO, rcb->bge_hostaddr.bge_addr_lo);
1251 CSR_WRITE_4(sc, BGE_RX_STD_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags);
1252 CSR_WRITE_4(sc, BGE_RX_STD_RCB_NICADDR, rcb->bge_nicaddr);
1253 /* Reset the standard receive producer ring producer index. */
1254 bnx_writembx(sc, BGE_MBX_RX_STD_PROD_LO, 0);
1257 * Initialize the jumbo RX producer ring control
1258 * block. We set the 'ring disabled' bit in the
1259 * flags field until we're actually ready to start
1260 * using this ring (i.e. once we set the MTU
1261 * high enough to require it).
1263 if (BNX_IS_JUMBO_CAPABLE(sc)) {
1264 rcb = &sc->bnx_ldata.bnx_info.bnx_jumbo_rx_rcb;
1265 /* Get the jumbo receive producer ring RCB parameters. */
1266 rcb->bge_hostaddr.bge_addr_lo =
1267 BGE_ADDR_LO(sc->bnx_ldata.bnx_rx_jumbo_ring_paddr);
1268 rcb->bge_hostaddr.bge_addr_hi =
1269 BGE_ADDR_HI(sc->bnx_ldata.bnx_rx_jumbo_ring_paddr);
1270 rcb->bge_maxlen_flags =
1271 BGE_RCB_MAXLEN_FLAGS(BNX_MAX_FRAMELEN,
1272 BGE_RCB_FLAG_RING_DISABLED);
1273 if (sc->bnx_asicrev == BGE_ASICREV_BCM5717 ||
1274 sc->bnx_asicrev == BGE_ASICREV_BCM5719 ||
1275 sc->bnx_asicrev == BGE_ASICREV_BCM5720)
1276 rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS_5717;
1278 rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS;
1279 CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_HI,
1280 rcb->bge_hostaddr.bge_addr_hi);
1281 CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_LO,
1282 rcb->bge_hostaddr.bge_addr_lo);
1283 /* Program the jumbo receive producer ring RCB parameters. */
1284 CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS,
1285 rcb->bge_maxlen_flags);
1286 CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_NICADDR, rcb->bge_nicaddr);
1287 /* Reset the jumbo receive producer ring producer index. */
1288 bnx_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, 0);
1291 /* Choose de-pipeline mode for BCM5906 A0, A1 and A2. */
1292 if (sc->bnx_asicrev == BGE_ASICREV_BCM5906 &&
1293 (sc->bnx_chipid == BGE_CHIPID_BCM5906_A0 ||
1294 sc->bnx_chipid == BGE_CHIPID_BCM5906_A1 ||
1295 sc->bnx_chipid == BGE_CHIPID_BCM5906_A2)) {
1296 CSR_WRITE_4(sc, BGE_ISO_PKT_TX,
1297 (CSR_READ_4(sc, BGE_ISO_PKT_TX) & ~3) | 2);
1301 * The BD ring replenish thresholds control how often the
1302 * hardware fetches new BD's from the producer rings in host
1303 * memory. Setting the value too low on a busy system can
1304 * starve the hardware and recue the throughpout.
1306 * Set the BD ring replentish thresholds. The recommended
1307 * values are 1/8th the number of descriptors allocated to
1311 CSR_WRITE_4(sc, BGE_RBDI_STD_REPL_THRESH, val);
1312 if (BNX_IS_JUMBO_CAPABLE(sc)) {
1313 CSR_WRITE_4(sc, BGE_RBDI_JUMBO_REPL_THRESH,
1314 BGE_JUMBO_RX_RING_CNT/8);
1316 if (BNX_IS_57765_PLUS(sc)) {
1317 CSR_WRITE_4(sc, BGE_STD_REPLENISH_LWM, 32);
1318 CSR_WRITE_4(sc, BGE_JMB_REPLENISH_LWM, 16);
1322 * Disable all send rings by setting the 'ring disabled' bit
1323 * in the flags field of all the TX send ring control blocks,
1324 * located in NIC memory.
1326 if (BNX_IS_5717_PLUS(sc))
1328 else if (BNX_IS_57765_FAMILY(sc))
1332 vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB;
1333 for (i = 0; i < limit; i++) {
1334 RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
1335 BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED));
1336 RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0);
1337 vrcb += sizeof(struct bge_rcb);
1340 /* Configure send ring RCB 0 (we use only the first ring) */
1341 vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB;
1342 BGE_HOSTADDR(taddr, sc->bnx_ldata.bnx_tx_ring_paddr);
1343 RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi);
1344 RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo);
1345 if (sc->bnx_asicrev == BGE_ASICREV_BCM5717 ||
1346 sc->bnx_asicrev == BGE_ASICREV_BCM5719 ||
1347 sc->bnx_asicrev == BGE_ASICREV_BCM5720) {
1348 RCB_WRITE_4(sc, vrcb, bge_nicaddr, BGE_SEND_RING_5717);
1350 RCB_WRITE_4(sc, vrcb, bge_nicaddr,
1351 BGE_NIC_TXRING_ADDR(0, BGE_TX_RING_CNT));
1353 RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
1354 BGE_RCB_MAXLEN_FLAGS(BGE_TX_RING_CNT, 0));
1357 * Disable all receive return rings by setting the
1358 * 'ring disabled' bit in the flags field of all the receive
1359 * return ring control blocks, located in NIC memory.
1361 if (BNX_IS_5717_PLUS(sc)) {
1362 /* Should be 17, use 16 until we get an SRAM map. */
1364 } else if (BNX_IS_57765_FAMILY(sc)) {
1369 /* Disable all receive return rings. */
1370 vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB;
1371 for (i = 0; i < limit; i++) {
1372 RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, 0);
1373 RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, 0);
1374 RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
1375 BGE_RCB_FLAG_RING_DISABLED);
1376 RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0);
1377 bnx_writembx(sc, BGE_MBX_RX_CONS0_LO +
1378 (i * (sizeof(uint64_t))), 0);
1379 vrcb += sizeof(struct bge_rcb);
1383 * Set up receive return ring 0. Note that the NIC address
1384 * for RX return rings is 0x0. The return rings live entirely
1385 * within the host, so the nicaddr field in the RCB isn't used.
1387 vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB;
1388 BGE_HOSTADDR(taddr, sc->bnx_ldata.bnx_rx_return_ring_paddr);
1389 RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi);
1390 RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo);
1391 RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0);
1392 RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
1393 BGE_RCB_MAXLEN_FLAGS(sc->bnx_return_ring_cnt, 0));
1395 /* Set random backoff seed for TX */
1396 CSR_WRITE_4(sc, BGE_TX_RANDOM_BACKOFF,
1397 sc->arpcom.ac_enaddr[0] + sc->arpcom.ac_enaddr[1] +
1398 sc->arpcom.ac_enaddr[2] + sc->arpcom.ac_enaddr[3] +
1399 sc->arpcom.ac_enaddr[4] + sc->arpcom.ac_enaddr[5] +
1400 BGE_TX_BACKOFF_SEED_MASK);
1402 /* Set inter-packet gap */
1404 if (sc->bnx_asicrev == BGE_ASICREV_BCM5720) {
1405 val |= CSR_READ_4(sc, BGE_TX_LENGTHS) &
1406 (BGE_TXLEN_JMB_FRM_LEN_MSK | BGE_TXLEN_CNT_DN_VAL_MSK);
1408 CSR_WRITE_4(sc, BGE_TX_LENGTHS, val);
1411 * Specify which ring to use for packets that don't match
1414 CSR_WRITE_4(sc, BGE_RX_RULES_CFG, 0x08);
1417 * Configure number of RX lists. One interrupt distribution
1418 * list, sixteen active lists, one bad frames class.
1420 CSR_WRITE_4(sc, BGE_RXLP_CFG, 0x181);
1422 /* Inialize RX list placement stats mask. */
1423 CSR_WRITE_4(sc, BGE_RXLP_STATS_ENABLE_MASK, 0x007FFFFF);
1424 CSR_WRITE_4(sc, BGE_RXLP_STATS_CTL, 0x1);
1426 /* Disable host coalescing until we get it set up */
1427 CSR_WRITE_4(sc, BGE_HCC_MODE, 0x00000000);
1429 /* Poll to make sure it's shut down. */
1430 for (i = 0; i < BNX_TIMEOUT; i++) {
1431 if (!(CSR_READ_4(sc, BGE_HCC_MODE) & BGE_HCCMODE_ENABLE))
1436 if (i == BNX_TIMEOUT) {
1437 if_printf(&sc->arpcom.ac_if,
1438 "host coalescing engine failed to idle\n");
1442 /* Set up host coalescing defaults */
1443 CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, sc->bnx_rx_coal_ticks);
1444 CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS, sc->bnx_tx_coal_ticks);
1445 CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, sc->bnx_rx_coal_bds);
1446 CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS, sc->bnx_tx_coal_bds);
1447 CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, sc->bnx_rx_coal_bds_int);
1448 CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, sc->bnx_tx_coal_bds_int);
1450 /* Set up address of status block */
1451 bzero(sc->bnx_ldata.bnx_status_block, BGE_STATUS_BLK_SZ);
1452 CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_HI,
1453 BGE_ADDR_HI(sc->bnx_ldata.bnx_status_block_paddr));
1454 CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_LO,
1455 BGE_ADDR_LO(sc->bnx_ldata.bnx_status_block_paddr));
1457 /* Set up status block partail update size. */
1458 val = BGE_STATBLKSZ_32BYTE;
1461 * Does not seem to have visible effect in both
1462 * bulk data (1472B UDP datagram) and tiny data
1463 * (18B UDP datagram) TX tests.
1465 val |= BGE_HCCMODE_CLRTICK_TX;
1467 /* Turn on host coalescing state machine */
1468 CSR_WRITE_4(sc, BGE_HCC_MODE, val | BGE_HCCMODE_ENABLE);
1470 /* Turn on RX BD completion state machine and enable attentions */
1471 CSR_WRITE_4(sc, BGE_RBDC_MODE,
1472 BGE_RBDCMODE_ENABLE|BGE_RBDCMODE_ATTN);
1474 /* Turn on RX list placement state machine */
1475 CSR_WRITE_4(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE);
1477 val = BGE_MACMODE_TXDMA_ENB | BGE_MACMODE_RXDMA_ENB |
1478 BGE_MACMODE_RX_STATS_CLEAR | BGE_MACMODE_TX_STATS_CLEAR |
1479 BGE_MACMODE_RX_STATS_ENB | BGE_MACMODE_TX_STATS_ENB |
1480 BGE_MACMODE_FRMHDR_DMA_ENB;
1482 if (sc->bnx_flags & BNX_FLAG_TBI)
1483 val |= BGE_PORTMODE_TBI;
1484 else if (sc->bnx_flags & BNX_FLAG_MII_SERDES)
1485 val |= BGE_PORTMODE_GMII;
1487 val |= BGE_PORTMODE_MII;
1489 /* Turn on DMA, clear stats */
1490 CSR_WRITE_4(sc, BGE_MAC_MODE, val);
1492 /* Set misc. local control, enable interrupts on attentions */
1493 CSR_WRITE_4(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_ONATTN);
1496 /* Assert GPIO pins for PHY reset */
1497 BNX_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUT0|
1498 BGE_MLC_MISCIO_OUT1|BGE_MLC_MISCIO_OUT2);
1499 BNX_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUTEN0|
1500 BGE_MLC_MISCIO_OUTEN1|BGE_MLC_MISCIO_OUTEN2);
1503 /* Turn on write DMA state machine */
1504 val = BGE_WDMAMODE_ENABLE|BGE_WDMAMODE_ALL_ATTNS;
1505 /* Enable host coalescing bug fix. */
1506 val |= BGE_WDMAMODE_STATUS_TAG_FIX;
1507 if (sc->bnx_asicrev == BGE_ASICREV_BCM5785) {
1508 /* Request larger DMA burst size to get better performance. */
1509 val |= BGE_WDMAMODE_BURST_ALL_DATA;
1511 CSR_WRITE_4(sc, BGE_WDMA_MODE, val);
1514 if (BNX_IS_57765_PLUS(sc)) {
1517 dmactl = CSR_READ_4(sc, BGE_RDMA_RSRVCTRL);
1519 * Adjust tx margin to prevent TX data corruption and
1520 * fix internal FIFO overflow.
1522 if (sc->bnx_asicrev == BGE_ASICREV_BCM5719 ||
1523 sc->bnx_asicrev == BGE_ASICREV_BCM5720) {
1524 dmactl &= ~(BGE_RDMA_RSRVCTRL_FIFO_LWM_MASK |
1525 BGE_RDMA_RSRVCTRL_FIFO_HWM_MASK |
1526 BGE_RDMA_RSRVCTRL_TXMRGN_MASK);
1527 dmactl |= BGE_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
1528 BGE_RDMA_RSRVCTRL_FIFO_HWM_1_5K |
1529 BGE_RDMA_RSRVCTRL_TXMRGN_320B;
1532 * Enable fix for read DMA FIFO overruns.
1533 * The fix is to limit the number of RX BDs
1534 * the hardware would fetch at a fime.
1536 CSR_WRITE_4(sc, BGE_RDMA_RSRVCTRL,
1537 dmactl | BGE_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
1540 if (sc->bnx_asicrev == BGE_ASICREV_BCM5719) {
1541 CSR_WRITE_4(sc, BGE_RDMA_LSO_CRPTEN_CTRL,
1542 CSR_READ_4(sc, BGE_RDMA_LSO_CRPTEN_CTRL) |
1543 BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_4K |
1544 BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_LSO_4K);
1545 } else if (sc->bnx_asicrev == BGE_ASICREV_BCM5720) {
1547 * Allow 4KB burst length reads for non-LSO frames.
1548 * Enable 512B burst length reads for buffer descriptors.
1550 CSR_WRITE_4(sc, BGE_RDMA_LSO_CRPTEN_CTRL,
1551 CSR_READ_4(sc, BGE_RDMA_LSO_CRPTEN_CTRL) |
1552 BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_512 |
1553 BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_LSO_4K);
1556 /* Turn on read DMA state machine */
1557 val = BGE_RDMAMODE_ENABLE | BGE_RDMAMODE_ALL_ATTNS;
1558 if (sc->bnx_asicrev == BGE_ASICREV_BCM5717)
1559 val |= BGE_RDMAMODE_MULT_DMA_RD_DIS;
1560 if (sc->bnx_asicrev == BGE_ASICREV_BCM5784 ||
1561 sc->bnx_asicrev == BGE_ASICREV_BCM5785 ||
1562 sc->bnx_asicrev == BGE_ASICREV_BCM57780) {
1563 val |= BGE_RDMAMODE_BD_SBD_CRPT_ATTN |
1564 BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN |
1565 BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN;
1567 if (sc->bnx_asicrev == BGE_ASICREV_BCM5720) {
1568 val |= CSR_READ_4(sc, BGE_RDMA_MODE) &
1569 BGE_RDMAMODE_H2BNC_VLAN_DET;
1571 * Allow multiple outstanding read requests from
1572 * non-LSO read DMA engine.
1574 val &= ~BGE_RDMAMODE_MULT_DMA_RD_DIS;
1576 val |= BGE_RDMAMODE_FIFO_LONG_BURST;
1577 CSR_WRITE_4(sc, BGE_RDMA_MODE, val);
1580 /* Turn on RX data completion state machine */
1581 CSR_WRITE_4(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE);
1583 /* Turn on RX BD initiator state machine */
1584 CSR_WRITE_4(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE);
1586 /* Turn on RX data and RX BD initiator state machine */
1587 CSR_WRITE_4(sc, BGE_RDBDI_MODE, BGE_RDBDIMODE_ENABLE);
1589 /* Turn on send BD completion state machine */
1590 CSR_WRITE_4(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE);
1592 /* Turn on send data completion state machine */
1593 val = BGE_SDCMODE_ENABLE;
1594 if (sc->bnx_asicrev == BGE_ASICREV_BCM5761)
1595 val |= BGE_SDCMODE_CDELAY;
1596 CSR_WRITE_4(sc, BGE_SDC_MODE, val);
1598 /* Turn on send data initiator state machine */
1599 CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE);
1601 /* Turn on send BD initiator state machine */
1602 CSR_WRITE_4(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE);
1604 /* Turn on send BD selector state machine */
1605 CSR_WRITE_4(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE);
1607 CSR_WRITE_4(sc, BGE_SDI_STATS_ENABLE_MASK, 0x007FFFFF);
1608 CSR_WRITE_4(sc, BGE_SDI_STATS_CTL,
1609 BGE_SDISTATSCTL_ENABLE|BGE_SDISTATSCTL_FASTER);
1611 /* ack/clear link change events */
1612 CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED|
1613 BGE_MACSTAT_CFG_CHANGED|BGE_MACSTAT_MI_COMPLETE|
1614 BGE_MACSTAT_LINK_CHANGED);
1615 CSR_WRITE_4(sc, BGE_MI_STS, 0);
1618 * Enable attention when the link has changed state for
1619 * devices that use auto polling.
1621 if (sc->bnx_flags & BNX_FLAG_TBI) {
1622 CSR_WRITE_4(sc, BGE_MI_STS, BGE_MISTS_LINK);
1624 if (sc->bnx_mi_mode & BGE_MIMODE_AUTOPOLL) {
1625 CSR_WRITE_4(sc, BGE_MI_MODE, sc->bnx_mi_mode);
1631 * Clear any pending link state attention.
1632 * Otherwise some link state change events may be lost until attention
1633 * is cleared by bnx_intr() -> bnx_softc.bnx_link_upd() sequence.
1634 * It's not necessary on newer BCM chips - perhaps enabling link
1635 * state change attentions implies clearing pending attention.
1637 CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED|
1638 BGE_MACSTAT_CFG_CHANGED|BGE_MACSTAT_MI_COMPLETE|
1639 BGE_MACSTAT_LINK_CHANGED);
1641 /* Enable link state change attentions. */
1642 BNX_SETBIT(sc, BGE_MAC_EVT_ENB, BGE_EVTENB_LINK_CHANGED);
1648 * Probe for a Broadcom chip. Check the PCI vendor and device IDs
1649 * against our list and return its name if we find a match. Note
1650 * that since the Broadcom controller contains VPD support, we
1651 * can get the device name string from the controller itself instead
1652 * of the compiled-in string. This is a little slow, but it guarantees
1653 * we'll always announce the right product name.
1656 bnx_probe(device_t dev)
1658 const struct bnx_type *t;
1659 uint16_t product, vendor;
1661 if (!pci_is_pcie(dev))
1664 product = pci_get_device(dev);
1665 vendor = pci_get_vendor(dev);
1667 for (t = bnx_devs; t->bnx_name != NULL; t++) {
1668 if (vendor == t->bnx_vid && product == t->bnx_did)
1671 if (t->bnx_name == NULL)
1674 device_set_desc(dev, t->bnx_name);
1679 bnx_attach(device_t dev)
1682 struct bnx_softc *sc;
1683 uint32_t hwcfg = 0, misccfg;
1684 int error = 0, rid, capmask;
1685 uint8_t ether_addr[ETHER_ADDR_LEN];
1686 uint16_t product, vendor;
1687 driver_intr_t *intr_func;
1688 uintptr_t mii_priv = 0;
1691 sc = device_get_softc(dev);
1693 callout_init(&sc->bnx_stat_timer);
1694 lwkt_serialize_init(&sc->bnx_jslot_serializer);
1696 product = pci_get_device(dev);
1697 vendor = pci_get_vendor(dev);
1699 #ifndef BURN_BRIDGES
1700 if (pci_get_powerstate(dev) != PCI_POWERSTATE_D0) {
1703 irq = pci_read_config(dev, PCIR_INTLINE, 4);
1704 mem = pci_read_config(dev, BGE_PCI_BAR0, 4);
1706 device_printf(dev, "chip is in D%d power mode "
1707 "-- setting to D0\n", pci_get_powerstate(dev));
1709 pci_set_powerstate(dev, PCI_POWERSTATE_D0);
1711 pci_write_config(dev, PCIR_INTLINE, irq, 4);
1712 pci_write_config(dev, BGE_PCI_BAR0, mem, 4);
1714 #endif /* !BURN_BRIDGE */
1717 * Map control/status registers.
1719 pci_enable_busmaster(dev);
1722 sc->bnx_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid,
1725 if (sc->bnx_res == NULL) {
1726 device_printf(dev, "couldn't map memory\n");
1730 sc->bnx_btag = rman_get_bustag(sc->bnx_res);
1731 sc->bnx_bhandle = rman_get_bushandle(sc->bnx_res);
1733 /* Save various chip information */
1735 pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >>
1736 BGE_PCIMISCCTL_ASICREV_SHIFT;
1737 if (BGE_ASICREV(sc->bnx_chipid) == BGE_ASICREV_USE_PRODID_REG) {
1738 /* All chips having dedicated ASICREV register have CPMU */
1739 sc->bnx_flags |= BNX_FLAG_CPMU;
1742 case PCI_PRODUCT_BROADCOM_BCM5717:
1743 case PCI_PRODUCT_BROADCOM_BCM5718:
1744 case PCI_PRODUCT_BROADCOM_BCM5719:
1745 case PCI_PRODUCT_BROADCOM_BCM5720_ALT:
1746 sc->bnx_chipid = pci_read_config(dev,
1747 BGE_PCI_GEN2_PRODID_ASICREV, 4);
1750 case PCI_PRODUCT_BROADCOM_BCM57761:
1751 case PCI_PRODUCT_BROADCOM_BCM57765:
1752 case PCI_PRODUCT_BROADCOM_BCM57781:
1753 case PCI_PRODUCT_BROADCOM_BCM57785:
1754 case PCI_PRODUCT_BROADCOM_BCM57791:
1755 case PCI_PRODUCT_BROADCOM_BCM57795:
1756 sc->bnx_chipid = pci_read_config(dev,
1757 BGE_PCI_GEN15_PRODID_ASICREV, 4);
1761 sc->bnx_chipid = pci_read_config(dev,
1762 BGE_PCI_PRODID_ASICREV, 4);
1766 sc->bnx_asicrev = BGE_ASICREV(sc->bnx_chipid);
1767 sc->bnx_chiprev = BGE_CHIPREV(sc->bnx_chipid);
1769 switch (sc->bnx_asicrev) {
1770 case BGE_ASICREV_BCM5717:
1771 case BGE_ASICREV_BCM5719:
1772 case BGE_ASICREV_BCM5720:
1773 sc->bnx_flags |= BNX_FLAG_5717_PLUS | BNX_FLAG_57765_PLUS;
1776 case BGE_ASICREV_BCM57765:
1777 sc->bnx_flags |= BNX_FLAG_57765_FAMILY | BNX_FLAG_57765_PLUS;
1780 sc->bnx_flags |= BNX_FLAG_SHORTDMA;
1782 if (sc->bnx_asicrev == BGE_ASICREV_BCM5906)
1783 sc->bnx_flags |= BNX_FLAG_NO_EEPROM;
1785 misccfg = CSR_READ_4(sc, BGE_MISC_CFG) & BGE_MISCCFG_BOARD_ID_MASK;
1787 sc->bnx_pciecap = pci_get_pciecap_ptr(sc->bnx_dev);
1788 if (sc->bnx_asicrev == BGE_ASICREV_BCM5719 ||
1789 sc->bnx_asicrev == BGE_ASICREV_BCM5720)
1790 pcie_set_max_readrq(dev, PCIEM_DEVCTL_MAX_READRQ_2048);
1792 pcie_set_max_readrq(dev, PCIEM_DEVCTL_MAX_READRQ_4096);
1793 device_printf(dev, "CHIP ID 0x%08x; "
1794 "ASIC REV 0x%02x; CHIP REV 0x%02x\n",
1795 sc->bnx_chipid, sc->bnx_asicrev, sc->bnx_chiprev);
1798 * Set various PHY quirk flags.
1801 capmask = MII_CAPMASK_DEFAULT;
1802 if ((sc->bnx_asicrev == BGE_ASICREV_BCM5703 &&
1803 (misccfg == 0x4000 || misccfg == 0x8000)) ||
1804 (sc->bnx_asicrev == BGE_ASICREV_BCM5705 &&
1805 vendor == PCI_VENDOR_BROADCOM &&
1806 (product == PCI_PRODUCT_BROADCOM_BCM5901 ||
1807 product == PCI_PRODUCT_BROADCOM_BCM5901A2 ||
1808 product == PCI_PRODUCT_BROADCOM_BCM5705F)) ||
1809 (vendor == PCI_VENDOR_BROADCOM &&
1810 (product == PCI_PRODUCT_BROADCOM_BCM5751F ||
1811 product == PCI_PRODUCT_BROADCOM_BCM5753F ||
1812 product == PCI_PRODUCT_BROADCOM_BCM5787F)) ||
1813 product == PCI_PRODUCT_BROADCOM_BCM57790 ||
1814 sc->bnx_asicrev == BGE_ASICREV_BCM5906) {
1816 capmask &= ~BMSR_EXTSTAT;
1819 mii_priv |= BRGPHY_FLAG_WIRESPEED;
1822 * Allocate interrupt
1824 sc->bnx_irq_type = pci_alloc_1intr(dev, bnx_msi_enable, &sc->bnx_irq_rid,
1827 sc->bnx_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &sc->bnx_irq_rid,
1829 if (sc->bnx_irq == NULL) {
1830 device_printf(dev, "couldn't map interrupt\n");
1835 if (sc->bnx_irq_type == PCI_INTR_TYPE_MSI) {
1836 sc->bnx_flags |= BNX_FLAG_ONESHOT_MSI;
1840 /* Initialize if_name earlier, so if_printf could be used */
1841 ifp = &sc->arpcom.ac_if;
1842 if_initname(ifp, device_get_name(dev), device_get_unit(dev));
1844 /* Try to reset the chip. */
1847 if (bnx_chipinit(sc)) {
1848 device_printf(dev, "chip initialization failed\n");
1854 * Get station address
1856 error = bnx_get_eaddr(sc, ether_addr);
1858 device_printf(dev, "failed to read station address\n");
1862 if (BNX_IS_57765_PLUS(sc)) {
1863 sc->bnx_return_ring_cnt = BGE_RETURN_RING_CNT;
1865 /* 5705/5750 limits RX return ring to 512 entries. */
1866 sc->bnx_return_ring_cnt = BGE_RETURN_RING_CNT_5705;
1869 error = bnx_dma_alloc(sc);
1873 /* Set default tuneable values. */
1874 sc->bnx_rx_coal_ticks = BNX_RX_COAL_TICKS_DEF;
1875 sc->bnx_tx_coal_ticks = BNX_TX_COAL_TICKS_DEF;
1876 sc->bnx_rx_coal_bds = BNX_RX_COAL_BDS_DEF;
1877 sc->bnx_tx_coal_bds = BNX_TX_COAL_BDS_DEF;
1878 sc->bnx_rx_coal_bds_int = BNX_RX_COAL_BDS_DEF;
1879 sc->bnx_tx_coal_bds_int = BNX_TX_COAL_BDS_DEF;
1881 /* Set up ifnet structure */
1883 ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1884 ifp->if_ioctl = bnx_ioctl;
1885 ifp->if_start = bnx_start;
1886 #ifdef DEVICE_POLLING
1887 ifp->if_poll = bnx_poll;
1889 ifp->if_watchdog = bnx_watchdog;
1890 ifp->if_init = bnx_init;
1891 ifp->if_mtu = ETHERMTU;
1892 ifp->if_capabilities = IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU;
1893 ifq_set_maxlen(&ifp->if_snd, BGE_TX_RING_CNT - 1);
1894 ifq_set_ready(&ifp->if_snd);
1896 ifp->if_capabilities |= IFCAP_HWCSUM;
1897 ifp->if_hwassist = BNX_CSUM_FEATURES;
1898 ifp->if_capenable = ifp->if_capabilities;
1901 * Figure out what sort of media we have by checking the
1902 * hardware config word in the first 32k of NIC internal memory,
1903 * or fall back to examining the EEPROM if necessary.
1904 * Note: on some BCM5700 cards, this value appears to be unset.
1905 * If that's the case, we have to rely on identifying the NIC
1906 * by its PCI subsystem ID, as we do below for the SysKonnect
1909 if (bnx_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) == BGE_MAGIC_NUMBER) {
1910 hwcfg = bnx_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG);
1912 if (bnx_read_eeprom(sc, (caddr_t)&hwcfg, BGE_EE_HWCFG_OFFSET,
1914 device_printf(dev, "failed to read EEPROM\n");
1918 hwcfg = ntohl(hwcfg);
1921 /* The SysKonnect SK-9D41 is a 1000baseSX card. */
1922 if (pci_get_subvendor(dev) == PCI_PRODUCT_SCHNEIDERKOCH_SK_9D41 ||
1923 (hwcfg & BGE_HWCFG_MEDIA) == BGE_MEDIA_FIBER)
1924 sc->bnx_flags |= BNX_FLAG_TBI;
1927 if (sc->bnx_flags & BNX_FLAG_CPMU)
1928 sc->bnx_mi_mode = BGE_MIMODE_500KHZ_CONST;
1930 sc->bnx_mi_mode = BGE_MIMODE_BASE;
1932 /* Setup link status update stuffs */
1933 if (sc->bnx_flags & BNX_FLAG_TBI) {
1934 sc->bnx_link_upd = bnx_tbi_link_upd;
1935 sc->bnx_link_chg = BGE_MACSTAT_LINK_CHANGED;
1936 } else if (sc->bnx_mi_mode & BGE_MIMODE_AUTOPOLL) {
1937 sc->bnx_link_upd = bnx_autopoll_link_upd;
1938 sc->bnx_link_chg = BGE_MACSTAT_LINK_CHANGED;
1940 sc->bnx_link_upd = bnx_copper_link_upd;
1941 sc->bnx_link_chg = BGE_MACSTAT_LINK_CHANGED;
1944 /* Set default PHY address */
1948 * PHY address mapping for various devices.
1950 * | F0 Cu | F0 Sr | F1 Cu | F1 Sr |
1951 * ---------+-------+-------+-------+-------+
1952 * BCM57XX | 1 | X | X | X |
1953 * BCM5704 | 1 | X | 1 | X |
1954 * BCM5717 | 1 | 8 | 2 | 9 |
1955 * BCM5719 | 1 | 8 | 2 | 9 |
1956 * BCM5720 | 1 | 8 | 2 | 9 |
1958 * Other addresses may respond but they are not
1959 * IEEE compliant PHYs and should be ignored.
1961 if (BNX_IS_5717_PLUS(sc)) {
1964 f = pci_get_function(dev);
1965 if (sc->bnx_chipid == BGE_CHIPID_BCM5717_A0) {
1966 if (CSR_READ_4(sc, BGE_SGDIG_STS) &
1967 BGE_SGDIGSTS_IS_SERDES)
1968 sc->bnx_phyno = f + 8;
1970 sc->bnx_phyno = f + 1;
1972 if (CSR_READ_4(sc, BGE_CPMU_PHY_STRAP) &
1973 BGE_CPMU_PHY_STRAP_IS_SERDES)
1974 sc->bnx_phyno = f + 8;
1976 sc->bnx_phyno = f + 1;
1980 if (sc->bnx_flags & BNX_FLAG_TBI) {
1981 ifmedia_init(&sc->bnx_ifmedia, IFM_IMASK,
1982 bnx_ifmedia_upd, bnx_ifmedia_sts);
1983 ifmedia_add(&sc->bnx_ifmedia, IFM_ETHER|IFM_1000_SX, 0, NULL);
1984 ifmedia_add(&sc->bnx_ifmedia,
1985 IFM_ETHER|IFM_1000_SX|IFM_FDX, 0, NULL);
1986 ifmedia_add(&sc->bnx_ifmedia, IFM_ETHER|IFM_AUTO, 0, NULL);
1987 ifmedia_set(&sc->bnx_ifmedia, IFM_ETHER|IFM_AUTO);
1988 sc->bnx_ifmedia.ifm_media = sc->bnx_ifmedia.ifm_cur->ifm_media;
1990 struct mii_probe_args mii_args;
1992 mii_probe_args_init(&mii_args, bnx_ifmedia_upd, bnx_ifmedia_sts);
1993 mii_args.mii_probemask = 1 << sc->bnx_phyno;
1994 mii_args.mii_capmask = capmask;
1995 mii_args.mii_privtag = MII_PRIVTAG_BRGPHY;
1996 mii_args.mii_priv = mii_priv;
1998 error = mii_probe(dev, &sc->bnx_miibus, &mii_args);
2000 device_printf(dev, "MII without any PHY!\n");
2006 * Create sysctl nodes.
2008 sysctl_ctx_init(&sc->bnx_sysctl_ctx);
2009 sc->bnx_sysctl_tree = SYSCTL_ADD_NODE(&sc->bnx_sysctl_ctx,
2010 SYSCTL_STATIC_CHILDREN(_hw),
2012 device_get_nameunit(dev),
2014 if (sc->bnx_sysctl_tree == NULL) {
2015 device_printf(dev, "can't add sysctl node\n");
2020 SYSCTL_ADD_PROC(&sc->bnx_sysctl_ctx,
2021 SYSCTL_CHILDREN(sc->bnx_sysctl_tree),
2022 OID_AUTO, "rx_coal_ticks",
2023 CTLTYPE_INT | CTLFLAG_RW,
2024 sc, 0, bnx_sysctl_rx_coal_ticks, "I",
2025 "Receive coalescing ticks (usec).");
2026 SYSCTL_ADD_PROC(&sc->bnx_sysctl_ctx,
2027 SYSCTL_CHILDREN(sc->bnx_sysctl_tree),
2028 OID_AUTO, "tx_coal_ticks",
2029 CTLTYPE_INT | CTLFLAG_RW,
2030 sc, 0, bnx_sysctl_tx_coal_ticks, "I",
2031 "Transmit coalescing ticks (usec).");
2032 SYSCTL_ADD_PROC(&sc->bnx_sysctl_ctx,
2033 SYSCTL_CHILDREN(sc->bnx_sysctl_tree),
2034 OID_AUTO, "rx_coal_bds",
2035 CTLTYPE_INT | CTLFLAG_RW,
2036 sc, 0, bnx_sysctl_rx_coal_bds, "I",
2037 "Receive max coalesced BD count.");
2038 SYSCTL_ADD_PROC(&sc->bnx_sysctl_ctx,
2039 SYSCTL_CHILDREN(sc->bnx_sysctl_tree),
2040 OID_AUTO, "tx_coal_bds",
2041 CTLTYPE_INT | CTLFLAG_RW,
2042 sc, 0, bnx_sysctl_tx_coal_bds, "I",
2043 "Transmit max coalesced BD count.");
2045 * A common design characteristic for many Broadcom
2046 * client controllers is that they only support a
2047 * single outstanding DMA read operation on the PCIe
2048 * bus. This means that it will take twice as long to
2049 * fetch a TX frame that is split into header and
2050 * payload buffers as it does to fetch a single,
2051 * contiguous TX frame (2 reads vs. 1 read). For these
2052 * controllers, coalescing buffers to reduce the number
2053 * of memory reads is effective way to get maximum
2054 * performance(about 940Mbps). Without collapsing TX
2055 * buffers the maximum TCP bulk transfer performance
2056 * is about 850Mbps. However forcing coalescing mbufs
2057 * consumes a lot of CPU cycles, so leave it off by
2060 SYSCTL_ADD_INT(&sc->bnx_sysctl_ctx,
2061 SYSCTL_CHILDREN(sc->bnx_sysctl_tree), OID_AUTO,
2062 "force_defrag", CTLFLAG_RW, &sc->bnx_force_defrag, 0,
2063 "Force defragment on TX path");
2065 SYSCTL_ADD_PROC(&sc->bnx_sysctl_ctx,
2066 SYSCTL_CHILDREN(sc->bnx_sysctl_tree), OID_AUTO,
2067 "rx_coal_bds_int", CTLTYPE_INT | CTLFLAG_RW,
2068 sc, 0, bnx_sysctl_rx_coal_bds_int, "I",
2069 "Receive max coalesced BD count during interrupt.");
2070 SYSCTL_ADD_PROC(&sc->bnx_sysctl_ctx,
2071 SYSCTL_CHILDREN(sc->bnx_sysctl_tree), OID_AUTO,
2072 "tx_coal_bds_int", CTLTYPE_INT | CTLFLAG_RW,
2073 sc, 0, bnx_sysctl_tx_coal_bds_int, "I",
2074 "Transmit max coalesced BD count during interrupt.");
2077 * Call MI attach routine.
2079 ether_ifattach(ifp, ether_addr, NULL);
2081 if (sc->bnx_irq_type == PCI_INTR_TYPE_MSI) {
2082 if (sc->bnx_flags & BNX_FLAG_ONESHOT_MSI) {
2083 intr_func = bnx_msi_oneshot;
2085 device_printf(dev, "oneshot MSI\n");
2087 intr_func = bnx_msi;
2090 intr_func = bnx_intr_legacy;
2092 error = bus_setup_intr(dev, sc->bnx_irq, INTR_MPSAFE, intr_func, sc,
2093 &sc->bnx_intrhand, ifp->if_serializer);
2095 ether_ifdetach(ifp);
2096 device_printf(dev, "couldn't set up irq\n");
2100 ifp->if_cpuid = rman_get_cpuid(sc->bnx_irq);
2101 KKASSERT(ifp->if_cpuid >= 0 && ifp->if_cpuid < ncpus);
2110 bnx_detach(device_t dev)
2112 struct bnx_softc *sc = device_get_softc(dev);
2114 if (device_is_attached(dev)) {
2115 struct ifnet *ifp = &sc->arpcom.ac_if;
2117 lwkt_serialize_enter(ifp->if_serializer);
2120 bus_teardown_intr(dev, sc->bnx_irq, sc->bnx_intrhand);
2121 lwkt_serialize_exit(ifp->if_serializer);
2123 ether_ifdetach(ifp);
2126 if (sc->bnx_flags & BNX_FLAG_TBI)
2127 ifmedia_removeall(&sc->bnx_ifmedia);
2129 device_delete_child(dev, sc->bnx_miibus);
2130 bus_generic_detach(dev);
2132 if (sc->bnx_irq != NULL) {
2133 bus_release_resource(dev, SYS_RES_IRQ, sc->bnx_irq_rid,
2136 if (sc->bnx_irq_type == PCI_INTR_TYPE_MSI)
2137 pci_release_msi(dev);
2139 if (sc->bnx_res != NULL) {
2140 bus_release_resource(dev, SYS_RES_MEMORY,
2141 BGE_PCI_BAR0, sc->bnx_res);
2144 if (sc->bnx_sysctl_tree != NULL)
2145 sysctl_ctx_free(&sc->bnx_sysctl_ctx);
2153 bnx_reset(struct bnx_softc *sc)
2156 uint32_t cachesize, command, pcistate, reset;
2157 void (*write_op)(struct bnx_softc *, uint32_t, uint32_t);
2163 if (sc->bnx_asicrev != BGE_ASICREV_BCM5906)
2164 write_op = bnx_writemem_direct;
2166 write_op = bnx_writereg_ind;
2168 /* Save some important PCI state. */
2169 cachesize = pci_read_config(dev, BGE_PCI_CACHESZ, 4);
2170 command = pci_read_config(dev, BGE_PCI_CMD, 4);
2171 pcistate = pci_read_config(dev, BGE_PCI_PCISTATE, 4);
2173 pci_write_config(dev, BGE_PCI_MISC_CTL,
2174 BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR|
2175 BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_PCISTATE_RW|
2176 BGE_PCIMISCCTL_TAGGED_STATUS, 4);
2178 /* Disable fastboot on controllers that support it. */
2180 if_printf(&sc->arpcom.ac_if, "Disabling fastboot\n");
2181 CSR_WRITE_4(sc, BGE_FASTBOOT_PC, 0x0);
2184 * Write the magic number to SRAM at offset 0xB50.
2185 * When firmware finishes its initialization it will
2186 * write ~BGE_MAGIC_NUMBER to the same location.
2188 bnx_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER);
2190 reset = BGE_MISCCFG_RESET_CORE_CLOCKS|(65<<1);
2192 /* XXX: Broadcom Linux driver. */
2193 /* Force PCI-E 1.0a mode */
2194 if (!BNX_IS_57765_PLUS(sc) &&
2195 CSR_READ_4(sc, BGE_PCIE_PHY_TSTCTL) ==
2196 (BGE_PCIE_PHY_TSTCTL_PSCRAM |
2197 BGE_PCIE_PHY_TSTCTL_PCIE10)) {
2198 CSR_WRITE_4(sc, BGE_PCIE_PHY_TSTCTL,
2199 BGE_PCIE_PHY_TSTCTL_PSCRAM);
2201 if (sc->bnx_chipid != BGE_CHIPID_BCM5750_A0) {
2202 /* Prevent PCIE link training during global reset */
2203 CSR_WRITE_4(sc, BGE_MISC_CFG, (1<<29));
2208 * Set GPHY Power Down Override to leave GPHY
2209 * powered up in D0 uninitialized.
2211 if ((sc->bnx_flags & BNX_FLAG_CPMU) == 0)
2212 reset |= BGE_MISCCFG_GPHY_PD_OVERRIDE;
2214 /* Issue global reset */
2215 write_op(sc, BGE_MISC_CFG, reset);
2217 if (sc->bnx_asicrev == BGE_ASICREV_BCM5906) {
2218 uint32_t status, ctrl;
2220 status = CSR_READ_4(sc, BGE_VCPU_STATUS);
2221 CSR_WRITE_4(sc, BGE_VCPU_STATUS,
2222 status | BGE_VCPU_STATUS_DRV_RESET);
2223 ctrl = CSR_READ_4(sc, BGE_VCPU_EXT_CTRL);
2224 CSR_WRITE_4(sc, BGE_VCPU_EXT_CTRL,
2225 ctrl & ~BGE_VCPU_EXT_CTRL_HALT_CPU);
2230 /* XXX: Broadcom Linux driver. */
2231 if (sc->bnx_chipid == BGE_CHIPID_BCM5750_A0) {
2234 DELAY(500000); /* wait for link training to complete */
2235 v = pci_read_config(dev, 0xc4, 4);
2236 pci_write_config(dev, 0xc4, v | (1<<15), 4);
2239 devctl = pci_read_config(dev, sc->bnx_pciecap + PCIER_DEVCTRL, 2);
2241 /* Disable no snoop and disable relaxed ordering. */
2242 devctl &= ~(PCIEM_DEVCTL_RELAX_ORDER | PCIEM_DEVCTL_NOSNOOP);
2244 /* Old PCI-E chips only support 128 bytes Max PayLoad Size. */
2245 if ((sc->bnx_flags & BNX_FLAG_CPMU) == 0) {
2246 devctl &= ~PCIEM_DEVCTL_MAX_PAYLOAD_MASK;
2247 devctl |= PCIEM_DEVCTL_MAX_PAYLOAD_128;
2250 pci_write_config(dev, sc->bnx_pciecap + PCIER_DEVCTRL,
2253 /* Clear error status. */
2254 pci_write_config(dev, sc->bnx_pciecap + PCIER_DEVSTS,
2255 PCIEM_DEVSTS_CORR_ERR |
2256 PCIEM_DEVSTS_NFATAL_ERR |
2257 PCIEM_DEVSTS_FATAL_ERR |
2258 PCIEM_DEVSTS_UNSUPP_REQ, 2);
2260 /* Reset some of the PCI state that got zapped by reset */
2261 pci_write_config(dev, BGE_PCI_MISC_CTL,
2262 BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR|
2263 BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_PCISTATE_RW|
2264 BGE_PCIMISCCTL_TAGGED_STATUS, 4);
2265 pci_write_config(dev, BGE_PCI_CACHESZ, cachesize, 4);
2266 pci_write_config(dev, BGE_PCI_CMD, command, 4);
2267 write_op(sc, BGE_MISC_CFG, (65 << 1));
2269 /* Enable memory arbiter */
2270 CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE);
2272 if (sc->bnx_asicrev == BGE_ASICREV_BCM5906) {
2273 for (i = 0; i < BNX_TIMEOUT; i++) {
2274 val = CSR_READ_4(sc, BGE_VCPU_STATUS);
2275 if (val & BGE_VCPU_STATUS_INIT_DONE)
2279 if (i == BNX_TIMEOUT) {
2280 if_printf(&sc->arpcom.ac_if, "reset timed out\n");
2285 * Poll until we see the 1's complement of the magic number.
2286 * This indicates that the firmware initialization
2289 for (i = 0; i < BNX_FIRMWARE_TIMEOUT; i++) {
2290 val = bnx_readmem_ind(sc, BGE_SOFTWARE_GENCOMM);
2291 if (val == ~BGE_MAGIC_NUMBER)
2295 if (i == BNX_FIRMWARE_TIMEOUT) {
2296 if_printf(&sc->arpcom.ac_if, "firmware handshake "
2297 "timed out, found 0x%08x\n", val);
2300 /* BCM57765 A0 needs additional time before accessing. */
2301 if (sc->bnx_chipid == BGE_CHIPID_BCM57765_A0)
2306 * XXX Wait for the value of the PCISTATE register to
2307 * return to its original pre-reset state. This is a
2308 * fairly good indicator of reset completion. If we don't
2309 * wait for the reset to fully complete, trying to read
2310 * from the device's non-PCI registers may yield garbage
2313 for (i = 0; i < BNX_TIMEOUT; i++) {
2314 if (pci_read_config(dev, BGE_PCI_PCISTATE, 4) == pcistate)
2319 /* Fix up byte swapping */
2320 CSR_WRITE_4(sc, BGE_MODE_CTL, bnx_dma_swap_options(sc));
2322 CSR_WRITE_4(sc, BGE_MAC_MODE, 0);
2325 * The 5704 in TBI mode apparently needs some special
2326 * adjustment to insure the SERDES drive level is set
2329 if (sc->bnx_asicrev == BGE_ASICREV_BCM5704 &&
2330 (sc->bnx_flags & BNX_FLAG_TBI)) {
2333 serdescfg = CSR_READ_4(sc, BGE_SERDES_CFG);
2334 serdescfg = (serdescfg & ~0xFFF) | 0x880;
2335 CSR_WRITE_4(sc, BGE_SERDES_CFG, serdescfg);
2338 /* XXX: Broadcom Linux driver. */
2339 if (!BNX_IS_57765_PLUS(sc)) {
2342 /* Enable Data FIFO protection. */
2343 v = CSR_READ_4(sc, BGE_PCIE_TLDLPL_PORT);
2344 CSR_WRITE_4(sc, BGE_PCIE_TLDLPL_PORT, v | (1 << 25));
2349 if (sc->bnx_asicrev == BGE_ASICREV_BCM5720) {
2350 BNX_CLRBIT(sc, BGE_CPMU_CLCK_ORIDE,
2351 CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
2356 * Frame reception handling. This is called if there's a frame
2357 * on the receive return list.
2359 * Note: we have to be able to handle two possibilities here:
2360 * 1) the frame is from the jumbo recieve ring
2361 * 2) the frame is from the standard receive ring
2365 bnx_rxeof(struct bnx_softc *sc, uint16_t rx_prod)
2368 int stdcnt = 0, jumbocnt = 0;
2370 ifp = &sc->arpcom.ac_if;
2372 while (sc->bnx_rx_saved_considx != rx_prod) {
2373 struct bge_rx_bd *cur_rx;
2375 struct mbuf *m = NULL;
2376 uint16_t vlan_tag = 0;
2380 &sc->bnx_ldata.bnx_rx_return_ring[sc->bnx_rx_saved_considx];
2382 rxidx = cur_rx->bge_idx;
2383 BNX_INC(sc->bnx_rx_saved_considx, sc->bnx_return_ring_cnt);
2385 if (cur_rx->bge_flags & BGE_RXBDFLAG_VLAN_TAG) {
2387 vlan_tag = cur_rx->bge_vlan_tag;
2390 if (cur_rx->bge_flags & BGE_RXBDFLAG_JUMBO_RING) {
2391 BNX_INC(sc->bnx_jumbo, BGE_JUMBO_RX_RING_CNT);
2394 if (rxidx != sc->bnx_jumbo) {
2396 if_printf(ifp, "sw jumbo index(%d) "
2397 "and hw jumbo index(%d) mismatch, drop!\n",
2398 sc->bnx_jumbo, rxidx);
2399 bnx_setup_rxdesc_jumbo(sc, rxidx);
2403 m = sc->bnx_cdata.bnx_rx_jumbo_chain[rxidx].bnx_mbuf;
2404 if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) {
2406 bnx_setup_rxdesc_jumbo(sc, sc->bnx_jumbo);
2409 if (bnx_newbuf_jumbo(sc, sc->bnx_jumbo, 0)) {
2411 bnx_setup_rxdesc_jumbo(sc, sc->bnx_jumbo);
2415 BNX_INC(sc->bnx_std, BGE_STD_RX_RING_CNT);
2418 if (rxidx != sc->bnx_std) {
2420 if_printf(ifp, "sw std index(%d) "
2421 "and hw std index(%d) mismatch, drop!\n",
2422 sc->bnx_std, rxidx);
2423 bnx_setup_rxdesc_std(sc, rxidx);
2427 m = sc->bnx_cdata.bnx_rx_std_chain[rxidx].bnx_mbuf;
2428 if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) {
2430 bnx_setup_rxdesc_std(sc, sc->bnx_std);
2433 if (bnx_newbuf_std(sc, sc->bnx_std, 0)) {
2435 bnx_setup_rxdesc_std(sc, sc->bnx_std);
2441 m->m_pkthdr.len = m->m_len = cur_rx->bge_len - ETHER_CRC_LEN;
2442 m->m_pkthdr.rcvif = ifp;
2444 if ((ifp->if_capenable & IFCAP_RXCSUM) &&
2445 (cur_rx->bge_flags & BGE_RXBDFLAG_IPV6) == 0) {
2446 if (cur_rx->bge_flags & BGE_RXBDFLAG_IP_CSUM) {
2447 m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
2448 if ((cur_rx->bge_error_flag &
2449 BGE_RXERRFLAG_IP_CSUM_NOK) == 0)
2450 m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
2452 if (cur_rx->bge_flags & BGE_RXBDFLAG_TCP_UDP_CSUM) {
2453 m->m_pkthdr.csum_data =
2454 cur_rx->bge_tcp_udp_csum;
2455 m->m_pkthdr.csum_flags |= CSUM_DATA_VALID |
2461 * If we received a packet with a vlan tag, pass it
2462 * to vlan_input() instead of ether_input().
2465 m->m_flags |= M_VLANTAG;
2466 m->m_pkthdr.ether_vlantag = vlan_tag;
2467 have_tag = vlan_tag = 0;
2469 ifp->if_input(ifp, m);
2472 bnx_writembx(sc, BGE_MBX_RX_CONS0_LO, sc->bnx_rx_saved_considx);
2474 bnx_writembx(sc, BGE_MBX_RX_STD_PROD_LO, sc->bnx_std);
2476 bnx_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bnx_jumbo);
2480 bnx_txeof(struct bnx_softc *sc, uint16_t tx_cons)
2482 struct bge_tx_bd *cur_tx = NULL;
2485 ifp = &sc->arpcom.ac_if;
2488 * Go through our tx ring and free mbufs for those
2489 * frames that have been sent.
2491 while (sc->bnx_tx_saved_considx != tx_cons) {
2494 idx = sc->bnx_tx_saved_considx;
2495 cur_tx = &sc->bnx_ldata.bnx_tx_ring[idx];
2496 if (cur_tx->bge_flags & BGE_TXBDFLAG_END)
2498 if (sc->bnx_cdata.bnx_tx_chain[idx] != NULL) {
2499 bus_dmamap_unload(sc->bnx_cdata.bnx_tx_mtag,
2500 sc->bnx_cdata.bnx_tx_dmamap[idx]);
2501 m_freem(sc->bnx_cdata.bnx_tx_chain[idx]);
2502 sc->bnx_cdata.bnx_tx_chain[idx] = NULL;
2505 BNX_INC(sc->bnx_tx_saved_considx, BGE_TX_RING_CNT);
2508 if (cur_tx != NULL &&
2509 (BGE_TX_RING_CNT - sc->bnx_txcnt) >=
2510 (BNX_NSEG_RSVD + BNX_NSEG_SPARE))
2511 ifp->if_flags &= ~IFF_OACTIVE;
2513 if (sc->bnx_txcnt == 0)
2516 if (!ifq_is_empty(&ifp->if_snd))
2520 #ifdef DEVICE_POLLING
2523 bnx_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
2525 struct bnx_softc *sc = ifp->if_softc;
2526 struct bge_status_block *sblk = sc->bnx_ldata.bnx_status_block;
2527 uint16_t rx_prod, tx_cons;
2531 bnx_disable_intr(sc);
2533 case POLL_DEREGISTER:
2534 bnx_enable_intr(sc);
2536 case POLL_AND_CHECK_STATUS:
2538 * Process link state changes.
2543 sc->bnx_status_tag = sblk->bge_status_tag;
2545 * Use a load fence to ensure that status_tag
2546 * is saved before rx_prod and tx_cons.
2550 rx_prod = sblk->bge_idx[0].bge_rx_prod_idx;
2551 tx_cons = sblk->bge_idx[0].bge_tx_cons_idx;
2552 if (ifp->if_flags & IFF_RUNNING) {
2553 rx_prod = sblk->bge_idx[0].bge_rx_prod_idx;
2554 if (sc->bnx_rx_saved_considx != rx_prod)
2555 bnx_rxeof(sc, rx_prod);
2557 tx_cons = sblk->bge_idx[0].bge_tx_cons_idx;
2558 if (sc->bnx_tx_saved_considx != tx_cons)
2559 bnx_txeof(sc, tx_cons);
2568 bnx_intr_legacy(void *xsc)
2570 struct bnx_softc *sc = xsc;
2571 struct bge_status_block *sblk = sc->bnx_ldata.bnx_status_block;
2573 if (sc->bnx_status_tag == sblk->bge_status_tag) {
2576 val = pci_read_config(sc->bnx_dev, BGE_PCI_PCISTATE, 4);
2577 if (val & BGE_PCISTAT_INTR_NOTACT)
2583 * Interrupt will have to be disabled if tagged status
2584 * is used, else interrupt will always be asserted on
2585 * certain chips (at least on BCM5750 AX/BX).
2587 bnx_writembx(sc, BGE_MBX_IRQ0_LO, 1);
2595 struct bnx_softc *sc = xsc;
2597 /* Disable interrupt first */
2598 bnx_writembx(sc, BGE_MBX_IRQ0_LO, 1);
2603 bnx_msi_oneshot(void *xsc)
2609 bnx_intr(struct bnx_softc *sc)
2611 struct ifnet *ifp = &sc->arpcom.ac_if;
2612 struct bge_status_block *sblk = sc->bnx_ldata.bnx_status_block;
2613 uint16_t rx_prod, tx_cons;
2616 sc->bnx_status_tag = sblk->bge_status_tag;
2618 * Use a load fence to ensure that status_tag is saved
2619 * before rx_prod, tx_cons and status.
2623 rx_prod = sblk->bge_idx[0].bge_rx_prod_idx;
2624 tx_cons = sblk->bge_idx[0].bge_tx_cons_idx;
2625 status = sblk->bge_status;
2627 if ((status & BGE_STATFLAG_LINKSTATE_CHANGED) || sc->bnx_link_evt)
2630 if (ifp->if_flags & IFF_RUNNING) {
2631 if (sc->bnx_rx_saved_considx != rx_prod)
2632 bnx_rxeof(sc, rx_prod);
2634 if (sc->bnx_tx_saved_considx != tx_cons)
2635 bnx_txeof(sc, tx_cons);
2638 bnx_writembx(sc, BGE_MBX_IRQ0_LO, sc->bnx_status_tag << 24);
2640 if (sc->bnx_coal_chg)
2641 bnx_coal_change(sc);
2647 struct bnx_softc *sc = xsc;
2648 struct ifnet *ifp = &sc->arpcom.ac_if;
2650 lwkt_serialize_enter(ifp->if_serializer);
2652 bnx_stats_update_regs(sc);
2654 if (sc->bnx_flags & BNX_FLAG_TBI) {
2656 * Since in TBI mode auto-polling can't be used we should poll
2657 * link status manually. Here we register pending link event
2658 * and trigger interrupt.
2661 BNX_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW);
2662 } else if (!sc->bnx_link) {
2663 mii_tick(device_get_softc(sc->bnx_miibus));
2666 callout_reset(&sc->bnx_stat_timer, hz, bnx_tick, sc);
2668 lwkt_serialize_exit(ifp->if_serializer);
2672 bnx_stats_update_regs(struct bnx_softc *sc)
2674 struct ifnet *ifp = &sc->arpcom.ac_if;
2675 struct bge_mac_stats_regs stats;
2679 s = (uint32_t *)&stats;
2680 for (i = 0; i < sizeof(struct bge_mac_stats_regs); i += 4) {
2681 *s = CSR_READ_4(sc, BGE_RX_STATS + i);
2685 ifp->if_collisions +=
2686 (stats.dot3StatsSingleCollisionFrames +
2687 stats.dot3StatsMultipleCollisionFrames +
2688 stats.dot3StatsExcessiveCollisions +
2689 stats.dot3StatsLateCollisions) -
2694 * Encapsulate an mbuf chain in the tx ring by coupling the mbuf data
2695 * pointers to descriptors.
2698 bnx_encap(struct bnx_softc *sc, struct mbuf **m_head0, uint32_t *txidx)
2700 struct bge_tx_bd *d = NULL;
2701 uint16_t csum_flags = 0;
2702 bus_dma_segment_t segs[BNX_NSEG_NEW];
2704 int error, maxsegs, nsegs, idx, i;
2705 struct mbuf *m_head = *m_head0, *m_new;
2707 if (m_head->m_pkthdr.csum_flags) {
2708 if (m_head->m_pkthdr.csum_flags & CSUM_IP)
2709 csum_flags |= BGE_TXBDFLAG_IP_CSUM;
2710 if (m_head->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP))
2711 csum_flags |= BGE_TXBDFLAG_TCP_UDP_CSUM;
2712 if (m_head->m_flags & M_LASTFRAG)
2713 csum_flags |= BGE_TXBDFLAG_IP_FRAG_END;
2714 else if (m_head->m_flags & M_FRAG)
2715 csum_flags |= BGE_TXBDFLAG_IP_FRAG;
2719 map = sc->bnx_cdata.bnx_tx_dmamap[idx];
2721 maxsegs = (BGE_TX_RING_CNT - sc->bnx_txcnt) - BNX_NSEG_RSVD;
2722 KASSERT(maxsegs >= BNX_NSEG_SPARE,
2723 ("not enough segments %d", maxsegs));
2725 if (maxsegs > BNX_NSEG_NEW)
2726 maxsegs = BNX_NSEG_NEW;
2729 * Pad outbound frame to BGE_MIN_FRAMELEN for an unusual reason.
2730 * The bge hardware will pad out Tx runts to BGE_MIN_FRAMELEN,
2731 * but when such padded frames employ the bge IP/TCP checksum
2732 * offload, the hardware checksum assist gives incorrect results
2733 * (possibly from incorporating its own padding into the UDP/TCP
2734 * checksum; who knows). If we pad such runts with zeros, the
2735 * onboard checksum comes out correct.
2737 if ((csum_flags & BGE_TXBDFLAG_TCP_UDP_CSUM) &&
2738 m_head->m_pkthdr.len < BNX_MIN_FRAMELEN) {
2739 error = m_devpad(m_head, BNX_MIN_FRAMELEN);
2744 if ((sc->bnx_flags & BNX_FLAG_SHORTDMA) && m_head->m_next != NULL) {
2745 m_new = bnx_defrag_shortdma(m_head);
2746 if (m_new == NULL) {
2750 *m_head0 = m_head = m_new;
2752 if (sc->bnx_force_defrag && m_head->m_next != NULL) {
2754 * Forcefully defragment mbuf chain to overcome hardware
2755 * limitation which only support a single outstanding
2756 * DMA read operation. If it fails, keep moving on using
2757 * the original mbuf chain.
2759 m_new = m_defrag(m_head, MB_DONTWAIT);
2761 *m_head0 = m_head = m_new;
2764 error = bus_dmamap_load_mbuf_defrag(sc->bnx_cdata.bnx_tx_mtag, map,
2765 m_head0, segs, maxsegs, &nsegs, BUS_DMA_NOWAIT);
2770 bus_dmamap_sync(sc->bnx_cdata.bnx_tx_mtag, map, BUS_DMASYNC_PREWRITE);
2772 for (i = 0; ; i++) {
2773 d = &sc->bnx_ldata.bnx_tx_ring[idx];
2775 d->bge_addr.bge_addr_lo = BGE_ADDR_LO(segs[i].ds_addr);
2776 d->bge_addr.bge_addr_hi = BGE_ADDR_HI(segs[i].ds_addr);
2777 d->bge_len = segs[i].ds_len;
2778 d->bge_flags = csum_flags;
2782 BNX_INC(idx, BGE_TX_RING_CNT);
2784 /* Mark the last segment as end of packet... */
2785 d->bge_flags |= BGE_TXBDFLAG_END;
2787 /* Set vlan tag to the first segment of the packet. */
2788 d = &sc->bnx_ldata.bnx_tx_ring[*txidx];
2789 if (m_head->m_flags & M_VLANTAG) {
2790 d->bge_flags |= BGE_TXBDFLAG_VLAN_TAG;
2791 d->bge_vlan_tag = m_head->m_pkthdr.ether_vlantag;
2793 d->bge_vlan_tag = 0;
2797 * Insure that the map for this transmission is placed at
2798 * the array index of the last descriptor in this chain.
2800 sc->bnx_cdata.bnx_tx_dmamap[*txidx] = sc->bnx_cdata.bnx_tx_dmamap[idx];
2801 sc->bnx_cdata.bnx_tx_dmamap[idx] = map;
2802 sc->bnx_cdata.bnx_tx_chain[idx] = m_head;
2803 sc->bnx_txcnt += nsegs;
2805 BNX_INC(idx, BGE_TX_RING_CNT);
2816 * Main transmit routine. To avoid having to do mbuf copies, we put pointers
2817 * to the mbuf data regions directly in the transmit descriptors.
2820 bnx_start(struct ifnet *ifp)
2822 struct bnx_softc *sc = ifp->if_softc;
2823 struct mbuf *m_head = NULL;
2827 if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
2830 prodidx = sc->bnx_tx_prodidx;
2833 while (sc->bnx_cdata.bnx_tx_chain[prodidx] == NULL) {
2834 m_head = ifq_dequeue(&ifp->if_snd, NULL);
2840 * The code inside the if() block is never reached since we
2841 * must mark CSUM_IP_FRAGS in our if_hwassist to start getting
2842 * requests to checksum TCP/UDP in a fragmented packet.
2845 * safety overkill. If this is a fragmented packet chain
2846 * with delayed TCP/UDP checksums, then only encapsulate
2847 * it if we have enough descriptors to handle the entire
2849 * (paranoia -- may not actually be needed)
2851 if ((m_head->m_flags & M_FIRSTFRAG) &&
2852 (m_head->m_pkthdr.csum_flags & CSUM_DELAY_DATA)) {
2853 if ((BGE_TX_RING_CNT - sc->bnx_txcnt) <
2854 m_head->m_pkthdr.csum_data + BNX_NSEG_RSVD) {
2855 ifp->if_flags |= IFF_OACTIVE;
2856 ifq_prepend(&ifp->if_snd, m_head);
2862 * Sanity check: avoid coming within BGE_NSEG_RSVD
2863 * descriptors of the end of the ring. Also make
2864 * sure there are BGE_NSEG_SPARE descriptors for
2865 * jumbo buffers' defragmentation.
2867 if ((BGE_TX_RING_CNT - sc->bnx_txcnt) <
2868 (BNX_NSEG_RSVD + BNX_NSEG_SPARE)) {
2869 ifp->if_flags |= IFF_OACTIVE;
2870 ifq_prepend(&ifp->if_snd, m_head);
2875 * Pack the data into the transmit ring. If we
2876 * don't have room, set the OACTIVE flag and wait
2877 * for the NIC to drain the ring.
2879 if (bnx_encap(sc, &m_head, &prodidx)) {
2880 ifp->if_flags |= IFF_OACTIVE;
2886 ETHER_BPF_MTAP(ifp, m_head);
2893 bnx_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx);
2895 sc->bnx_tx_prodidx = prodidx;
2898 * Set a timeout in case the chip goes out to lunch.
2906 struct bnx_softc *sc = xsc;
2907 struct ifnet *ifp = &sc->arpcom.ac_if;
2911 ASSERT_SERIALIZED(ifp->if_serializer);
2913 /* Cancel pending I/O and flush buffers. */
2919 * Init the various state machines, ring
2920 * control blocks and firmware.
2922 if (bnx_blockinit(sc)) {
2923 if_printf(ifp, "initialization failure\n");
2929 CSR_WRITE_4(sc, BGE_RX_MTU, ifp->if_mtu +
2930 ETHER_HDR_LEN + ETHER_CRC_LEN + EVL_ENCAPLEN);
2932 /* Load our MAC address. */
2933 m = (uint16_t *)&sc->arpcom.ac_enaddr[0];
2934 CSR_WRITE_4(sc, BGE_MAC_ADDR1_LO, htons(m[0]));
2935 CSR_WRITE_4(sc, BGE_MAC_ADDR1_HI, (htons(m[1]) << 16) | htons(m[2]));
2937 /* Enable or disable promiscuous mode as needed. */
2940 /* Program multicast filter. */
2944 if (bnx_init_rx_ring_std(sc)) {
2945 if_printf(ifp, "RX ring initialization failed\n");
2950 /* Init jumbo RX ring. */
2951 if (ifp->if_mtu > (ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN)) {
2952 if (bnx_init_rx_ring_jumbo(sc)) {
2953 if_printf(ifp, "Jumbo RX ring initialization failed\n");
2959 /* Init our RX return ring index */
2960 sc->bnx_rx_saved_considx = 0;
2963 bnx_init_tx_ring(sc);
2965 /* Enable TX MAC state machine lockup fix. */
2966 mode = CSR_READ_4(sc, BGE_TX_MODE);
2967 mode |= BGE_TXMODE_MBUF_LOCKUP_FIX;
2968 if (sc->bnx_asicrev == BGE_ASICREV_BCM5720) {
2969 mode &= ~(BGE_TXMODE_JMB_FRM_LEN | BGE_TXMODE_CNT_DN_MODE);
2970 mode |= CSR_READ_4(sc, BGE_TX_MODE) &
2971 (BGE_TXMODE_JMB_FRM_LEN | BGE_TXMODE_CNT_DN_MODE);
2973 /* Turn on transmitter */
2974 CSR_WRITE_4(sc, BGE_TX_MODE, mode | BGE_TXMODE_ENABLE);
2976 /* Turn on receiver */
2977 BNX_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE);
2980 * Set the number of good frames to receive after RX MBUF
2981 * Low Watermark has been reached. After the RX MAC receives
2982 * this number of frames, it will drop subsequent incoming
2983 * frames until the MBUF High Watermark is reached.
2985 if (sc->bnx_asicrev == BGE_ASICREV_BCM57765)
2986 CSR_WRITE_4(sc, BGE_MAX_RX_FRAME_LOWAT, 1);
2988 CSR_WRITE_4(sc, BGE_MAX_RX_FRAME_LOWAT, 2);
2990 if (sc->bnx_irq_type == PCI_INTR_TYPE_MSI) {
2992 if_printf(ifp, "MSI_MODE: %#x\n",
2993 CSR_READ_4(sc, BGE_MSI_MODE));
2997 /* Tell firmware we're alive. */
2998 BNX_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
3000 /* Enable host interrupts if polling(4) is not enabled. */
3001 PCI_SETBIT(sc->bnx_dev, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_CLEAR_INTA, 4);
3002 #ifdef DEVICE_POLLING
3003 if (ifp->if_flags & IFF_POLLING)
3004 bnx_disable_intr(sc);
3007 bnx_enable_intr(sc);
3009 bnx_ifmedia_upd(ifp);
3011 ifp->if_flags |= IFF_RUNNING;
3012 ifp->if_flags &= ~IFF_OACTIVE;
3014 callout_reset(&sc->bnx_stat_timer, hz, bnx_tick, sc);
3018 * Set media options.
3021 bnx_ifmedia_upd(struct ifnet *ifp)
3023 struct bnx_softc *sc = ifp->if_softc;
3025 /* If this is a 1000baseX NIC, enable the TBI port. */
3026 if (sc->bnx_flags & BNX_FLAG_TBI) {
3027 struct ifmedia *ifm = &sc->bnx_ifmedia;
3029 if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
3032 switch(IFM_SUBTYPE(ifm->ifm_media)) {
3037 if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) {
3038 BNX_CLRBIT(sc, BGE_MAC_MODE,
3039 BGE_MACMODE_HALF_DUPLEX);
3041 BNX_SETBIT(sc, BGE_MAC_MODE,
3042 BGE_MACMODE_HALF_DUPLEX);
3049 struct mii_data *mii = device_get_softc(sc->bnx_miibus);
3053 if (mii->mii_instance) {
3054 struct mii_softc *miisc;
3056 LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
3057 mii_phy_reset(miisc);
3062 * Force an interrupt so that we will call bnx_link_upd
3063 * if needed and clear any pending link state attention.
3064 * Without this we are not getting any further interrupts
3065 * for link state changes and thus will not UP the link and
3066 * not be able to send in bnx_start. The only way to get
3067 * things working was to receive a packet and get an RX
3070 * bnx_tick should help for fiber cards and we might not
3071 * need to do this here if BNX_FLAG_TBI is set but as
3072 * we poll for fiber anyway it should not harm.
3074 BNX_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW);
3080 * Report current media status.
3083 bnx_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
3085 struct bnx_softc *sc = ifp->if_softc;
3087 if (sc->bnx_flags & BNX_FLAG_TBI) {
3088 ifmr->ifm_status = IFM_AVALID;
3089 ifmr->ifm_active = IFM_ETHER;
3090 if (CSR_READ_4(sc, BGE_MAC_STS) &
3091 BGE_MACSTAT_TBI_PCS_SYNCHED) {
3092 ifmr->ifm_status |= IFM_ACTIVE;
3094 ifmr->ifm_active |= IFM_NONE;
3098 ifmr->ifm_active |= IFM_1000_SX;
3099 if (CSR_READ_4(sc, BGE_MAC_MODE) & BGE_MACMODE_HALF_DUPLEX)
3100 ifmr->ifm_active |= IFM_HDX;
3102 ifmr->ifm_active |= IFM_FDX;
3104 struct mii_data *mii = device_get_softc(sc->bnx_miibus);
3107 ifmr->ifm_active = mii->mii_media_active;
3108 ifmr->ifm_status = mii->mii_media_status;
3113 bnx_ioctl(struct ifnet *ifp, u_long command, caddr_t data, struct ucred *cr)
3115 struct bnx_softc *sc = ifp->if_softc;
3116 struct ifreq *ifr = (struct ifreq *)data;
3117 int mask, error = 0;
3119 ASSERT_SERIALIZED(ifp->if_serializer);
3123 if ((!BNX_IS_JUMBO_CAPABLE(sc) && ifr->ifr_mtu > ETHERMTU) ||
3124 (BNX_IS_JUMBO_CAPABLE(sc) &&
3125 ifr->ifr_mtu > BNX_JUMBO_MTU)) {
3127 } else if (ifp->if_mtu != ifr->ifr_mtu) {
3128 ifp->if_mtu = ifr->ifr_mtu;
3129 if (ifp->if_flags & IFF_RUNNING)
3134 if (ifp->if_flags & IFF_UP) {
3135 if (ifp->if_flags & IFF_RUNNING) {
3136 mask = ifp->if_flags ^ sc->bnx_if_flags;
3139 * If only the state of the PROMISC flag
3140 * changed, then just use the 'set promisc
3141 * mode' command instead of reinitializing
3142 * the entire NIC. Doing a full re-init
3143 * means reloading the firmware and waiting
3144 * for it to start up, which may take a
3145 * second or two. Similarly for ALLMULTI.
3147 if (mask & IFF_PROMISC)
3149 if (mask & IFF_ALLMULTI)
3154 } else if (ifp->if_flags & IFF_RUNNING) {
3157 sc->bnx_if_flags = ifp->if_flags;
3161 if (ifp->if_flags & IFF_RUNNING)
3166 if (sc->bnx_flags & BNX_FLAG_TBI) {
3167 error = ifmedia_ioctl(ifp, ifr,
3168 &sc->bnx_ifmedia, command);
3170 struct mii_data *mii;
3172 mii = device_get_softc(sc->bnx_miibus);
3173 error = ifmedia_ioctl(ifp, ifr,
3174 &mii->mii_media, command);
3178 mask = ifr->ifr_reqcap ^ ifp->if_capenable;
3179 if (mask & IFCAP_HWCSUM) {
3180 ifp->if_capenable ^= (mask & IFCAP_HWCSUM);
3181 if (IFCAP_HWCSUM & ifp->if_capenable)
3182 ifp->if_hwassist = BNX_CSUM_FEATURES;
3184 ifp->if_hwassist = 0;
3188 error = ether_ioctl(ifp, command, data);
3195 bnx_watchdog(struct ifnet *ifp)
3197 struct bnx_softc *sc = ifp->if_softc;
3199 if_printf(ifp, "watchdog timeout -- resetting\n");
3205 if (!ifq_is_empty(&ifp->if_snd))
3210 * Stop the adapter and free any mbufs allocated to the
3214 bnx_stop(struct bnx_softc *sc)
3216 struct ifnet *ifp = &sc->arpcom.ac_if;
3218 ASSERT_SERIALIZED(ifp->if_serializer);
3220 callout_stop(&sc->bnx_stat_timer);
3223 * Disable all of the receiver blocks
3225 bnx_stop_block(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE);
3226 bnx_stop_block(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE);
3227 bnx_stop_block(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE);
3228 bnx_stop_block(sc, BGE_RDBDI_MODE, BGE_RBDIMODE_ENABLE);
3229 bnx_stop_block(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE);
3230 bnx_stop_block(sc, BGE_RBDC_MODE, BGE_RBDCMODE_ENABLE);
3233 * Disable all of the transmit blocks
3235 bnx_stop_block(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE);
3236 bnx_stop_block(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE);
3237 bnx_stop_block(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE);
3238 bnx_stop_block(sc, BGE_RDMA_MODE, BGE_RDMAMODE_ENABLE);
3239 bnx_stop_block(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE);
3240 bnx_stop_block(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE);
3243 * Shut down all of the memory managers and related
3246 bnx_stop_block(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE);
3247 bnx_stop_block(sc, BGE_WDMA_MODE, BGE_WDMAMODE_ENABLE);
3248 CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF);
3249 CSR_WRITE_4(sc, BGE_FTQ_RESET, 0);
3251 /* Disable host interrupts. */
3252 bnx_disable_intr(sc);
3255 * Tell firmware we're shutting down.
3257 BNX_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
3259 /* Free the RX lists. */
3260 bnx_free_rx_ring_std(sc);
3262 /* Free jumbo RX list. */
3263 if (BNX_IS_JUMBO_CAPABLE(sc))
3264 bnx_free_rx_ring_jumbo(sc);
3266 /* Free TX buffers. */
3267 bnx_free_tx_ring(sc);
3269 sc->bnx_status_tag = 0;
3271 sc->bnx_coal_chg = 0;
3273 sc->bnx_tx_saved_considx = BNX_TXCONS_UNSET;
3275 ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
3280 * Stop all chip I/O so that the kernel's probe routines don't
3281 * get confused by errant DMAs when rebooting.
3284 bnx_shutdown(device_t dev)
3286 struct bnx_softc *sc = device_get_softc(dev);
3287 struct ifnet *ifp = &sc->arpcom.ac_if;
3289 lwkt_serialize_enter(ifp->if_serializer);
3292 lwkt_serialize_exit(ifp->if_serializer);
3296 bnx_suspend(device_t dev)
3298 struct bnx_softc *sc = device_get_softc(dev);
3299 struct ifnet *ifp = &sc->arpcom.ac_if;
3301 lwkt_serialize_enter(ifp->if_serializer);
3303 lwkt_serialize_exit(ifp->if_serializer);
3309 bnx_resume(device_t dev)
3311 struct bnx_softc *sc = device_get_softc(dev);
3312 struct ifnet *ifp = &sc->arpcom.ac_if;
3314 lwkt_serialize_enter(ifp->if_serializer);
3316 if (ifp->if_flags & IFF_UP) {
3319 if (!ifq_is_empty(&ifp->if_snd))
3323 lwkt_serialize_exit(ifp->if_serializer);
3329 bnx_setpromisc(struct bnx_softc *sc)
3331 struct ifnet *ifp = &sc->arpcom.ac_if;
3333 if (ifp->if_flags & IFF_PROMISC)
3334 BNX_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
3336 BNX_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
3340 bnx_dma_free(struct bnx_softc *sc)
3344 /* Destroy RX mbuf DMA stuffs. */
3345 if (sc->bnx_cdata.bnx_rx_mtag != NULL) {
3346 for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
3347 bus_dmamap_destroy(sc->bnx_cdata.bnx_rx_mtag,
3348 sc->bnx_cdata.bnx_rx_std_dmamap[i]);
3350 bus_dmamap_destroy(sc->bnx_cdata.bnx_rx_mtag,
3351 sc->bnx_cdata.bnx_rx_tmpmap);
3352 bus_dma_tag_destroy(sc->bnx_cdata.bnx_rx_mtag);
3355 /* Destroy TX mbuf DMA stuffs. */
3356 if (sc->bnx_cdata.bnx_tx_mtag != NULL) {
3357 for (i = 0; i < BGE_TX_RING_CNT; i++) {
3358 bus_dmamap_destroy(sc->bnx_cdata.bnx_tx_mtag,
3359 sc->bnx_cdata.bnx_tx_dmamap[i]);
3361 bus_dma_tag_destroy(sc->bnx_cdata.bnx_tx_mtag);
3364 /* Destroy standard RX ring */
3365 bnx_dma_block_free(sc->bnx_cdata.bnx_rx_std_ring_tag,
3366 sc->bnx_cdata.bnx_rx_std_ring_map,
3367 sc->bnx_ldata.bnx_rx_std_ring);
3369 if (BNX_IS_JUMBO_CAPABLE(sc))
3370 bnx_free_jumbo_mem(sc);
3372 /* Destroy RX return ring */
3373 bnx_dma_block_free(sc->bnx_cdata.bnx_rx_return_ring_tag,
3374 sc->bnx_cdata.bnx_rx_return_ring_map,
3375 sc->bnx_ldata.bnx_rx_return_ring);
3377 /* Destroy TX ring */
3378 bnx_dma_block_free(sc->bnx_cdata.bnx_tx_ring_tag,
3379 sc->bnx_cdata.bnx_tx_ring_map,
3380 sc->bnx_ldata.bnx_tx_ring);
3382 /* Destroy status block */
3383 bnx_dma_block_free(sc->bnx_cdata.bnx_status_tag,
3384 sc->bnx_cdata.bnx_status_map,
3385 sc->bnx_ldata.bnx_status_block);
3387 /* Destroy the parent tag */
3388 if (sc->bnx_cdata.bnx_parent_tag != NULL)
3389 bus_dma_tag_destroy(sc->bnx_cdata.bnx_parent_tag);
3393 bnx_dma_alloc(struct bnx_softc *sc)
3395 struct ifnet *ifp = &sc->arpcom.ac_if;
3399 * Allocate the parent bus DMA tag appropriate for PCI.
3401 * All of the NetExtreme/NetLink controllers have 4GB boundary
3403 * Whenever an address crosses a multiple of the 4GB boundary
3404 * (including 4GB, 8Gb, 12Gb, etc.) and makes the transition
3405 * from 0xX_FFFF_FFFF to 0x(X+1)_0000_0000 an internal DMA
3406 * state machine will lockup and cause the device to hang.
3408 error = bus_dma_tag_create(NULL, 1, BGE_DMA_BOUNDARY_4G,
3409 BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR,
3411 BUS_SPACE_MAXSIZE_32BIT, 0,
3412 BUS_SPACE_MAXSIZE_32BIT,
3413 0, &sc->bnx_cdata.bnx_parent_tag);
3415 if_printf(ifp, "could not allocate parent dma tag\n");
3420 * Create DMA tag and maps for RX mbufs.
3422 error = bus_dma_tag_create(sc->bnx_cdata.bnx_parent_tag, 1, 0,
3423 BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR,
3424 NULL, NULL, MCLBYTES, 1, MCLBYTES,
3425 BUS_DMA_ALLOCNOW | BUS_DMA_WAITOK,
3426 &sc->bnx_cdata.bnx_rx_mtag);
3428 if_printf(ifp, "could not allocate RX mbuf dma tag\n");
3432 error = bus_dmamap_create(sc->bnx_cdata.bnx_rx_mtag,
3433 BUS_DMA_WAITOK, &sc->bnx_cdata.bnx_rx_tmpmap);
3435 bus_dma_tag_destroy(sc->bnx_cdata.bnx_rx_mtag);
3436 sc->bnx_cdata.bnx_rx_mtag = NULL;
3440 for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
3441 error = bus_dmamap_create(sc->bnx_cdata.bnx_rx_mtag,
3443 &sc->bnx_cdata.bnx_rx_std_dmamap[i]);
3447 for (j = 0; j < i; ++j) {
3448 bus_dmamap_destroy(sc->bnx_cdata.bnx_rx_mtag,
3449 sc->bnx_cdata.bnx_rx_std_dmamap[j]);
3451 bus_dma_tag_destroy(sc->bnx_cdata.bnx_rx_mtag);
3452 sc->bnx_cdata.bnx_rx_mtag = NULL;
3454 if_printf(ifp, "could not create DMA map for RX\n");
3460 * Create DMA tag and maps for TX mbufs.
3462 error = bus_dma_tag_create(sc->bnx_cdata.bnx_parent_tag, 1, 0,
3463 BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR,
3465 BNX_JUMBO_FRAMELEN, BNX_NSEG_NEW, MCLBYTES,
3466 BUS_DMA_ALLOCNOW | BUS_DMA_WAITOK |
3468 &sc->bnx_cdata.bnx_tx_mtag);
3470 if_printf(ifp, "could not allocate TX mbuf dma tag\n");
3474 for (i = 0; i < BGE_TX_RING_CNT; i++) {
3475 error = bus_dmamap_create(sc->bnx_cdata.bnx_tx_mtag,
3476 BUS_DMA_WAITOK | BUS_DMA_ONEBPAGE,
3477 &sc->bnx_cdata.bnx_tx_dmamap[i]);
3481 for (j = 0; j < i; ++j) {
3482 bus_dmamap_destroy(sc->bnx_cdata.bnx_tx_mtag,
3483 sc->bnx_cdata.bnx_tx_dmamap[j]);
3485 bus_dma_tag_destroy(sc->bnx_cdata.bnx_tx_mtag);
3486 sc->bnx_cdata.bnx_tx_mtag = NULL;
3488 if_printf(ifp, "could not create DMA map for TX\n");
3494 * Create DMA stuffs for standard RX ring.
3496 error = bnx_dma_block_alloc(sc, BGE_STD_RX_RING_SZ,
3497 &sc->bnx_cdata.bnx_rx_std_ring_tag,
3498 &sc->bnx_cdata.bnx_rx_std_ring_map,
3499 (void *)&sc->bnx_ldata.bnx_rx_std_ring,
3500 &sc->bnx_ldata.bnx_rx_std_ring_paddr);
3502 if_printf(ifp, "could not create std RX ring\n");
3507 * Create jumbo buffer pool.
3509 if (BNX_IS_JUMBO_CAPABLE(sc)) {
3510 error = bnx_alloc_jumbo_mem(sc);
3512 if_printf(ifp, "could not create jumbo buffer pool\n");
3518 * Create DMA stuffs for RX return ring.
3520 error = bnx_dma_block_alloc(sc,
3521 BGE_RX_RTN_RING_SZ(sc->bnx_return_ring_cnt),
3522 &sc->bnx_cdata.bnx_rx_return_ring_tag,
3523 &sc->bnx_cdata.bnx_rx_return_ring_map,
3524 (void *)&sc->bnx_ldata.bnx_rx_return_ring,
3525 &sc->bnx_ldata.bnx_rx_return_ring_paddr);
3527 if_printf(ifp, "could not create RX ret ring\n");
3532 * Create DMA stuffs for TX ring.
3534 error = bnx_dma_block_alloc(sc, BGE_TX_RING_SZ,
3535 &sc->bnx_cdata.bnx_tx_ring_tag,
3536 &sc->bnx_cdata.bnx_tx_ring_map,
3537 (void *)&sc->bnx_ldata.bnx_tx_ring,
3538 &sc->bnx_ldata.bnx_tx_ring_paddr);
3540 if_printf(ifp, "could not create TX ring\n");
3545 * Create DMA stuffs for status block.
3547 error = bnx_dma_block_alloc(sc, BGE_STATUS_BLK_SZ,
3548 &sc->bnx_cdata.bnx_status_tag,
3549 &sc->bnx_cdata.bnx_status_map,
3550 (void *)&sc->bnx_ldata.bnx_status_block,
3551 &sc->bnx_ldata.bnx_status_block_paddr);
3553 if_printf(ifp, "could not create status block\n");
3561 bnx_dma_block_alloc(struct bnx_softc *sc, bus_size_t size, bus_dma_tag_t *tag,
3562 bus_dmamap_t *map, void **addr, bus_addr_t *paddr)
3567 error = bus_dmamem_coherent(sc->bnx_cdata.bnx_parent_tag, PAGE_SIZE, 0,
3568 BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR,
3569 size, BUS_DMA_WAITOK | BUS_DMA_ZERO, &dmem);
3573 *tag = dmem.dmem_tag;
3574 *map = dmem.dmem_map;
3575 *addr = dmem.dmem_addr;
3576 *paddr = dmem.dmem_busaddr;
3582 bnx_dma_block_free(bus_dma_tag_t tag, bus_dmamap_t map, void *addr)
3585 bus_dmamap_unload(tag, map);
3586 bus_dmamem_free(tag, addr, map);
3587 bus_dma_tag_destroy(tag);
3592 bnx_tbi_link_upd(struct bnx_softc *sc, uint32_t status)
3594 struct ifnet *ifp = &sc->arpcom.ac_if;
3596 #define PCS_ENCODE_ERR (BGE_MACSTAT_PORT_DECODE_ERROR|BGE_MACSTAT_MI_COMPLETE)
3599 * Sometimes PCS encoding errors are detected in
3600 * TBI mode (on fiber NICs), and for some reason
3601 * the chip will signal them as link changes.
3602 * If we get a link change event, but the 'PCS
3603 * encoding error' bit in the MAC status register
3604 * is set, don't bother doing a link check.
3605 * This avoids spurious "gigabit link up" messages
3606 * that sometimes appear on fiber NICs during
3607 * periods of heavy traffic.
3609 if (status & BGE_MACSTAT_TBI_PCS_SYNCHED) {
3610 if (!sc->bnx_link) {
3612 if (sc->bnx_asicrev == BGE_ASICREV_BCM5704) {
3613 BNX_CLRBIT(sc, BGE_MAC_MODE,
3614 BGE_MACMODE_TBI_SEND_CFGS);
3616 CSR_WRITE_4(sc, BGE_MAC_STS, 0xFFFFFFFF);
3619 if_printf(ifp, "link UP\n");
3621 ifp->if_link_state = LINK_STATE_UP;
3622 if_link_state_change(ifp);
3624 } else if ((status & PCS_ENCODE_ERR) != PCS_ENCODE_ERR) {
3629 if_printf(ifp, "link DOWN\n");
3631 ifp->if_link_state = LINK_STATE_DOWN;
3632 if_link_state_change(ifp);
3636 #undef PCS_ENCODE_ERR
3638 /* Clear the attention. */
3639 CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED |
3640 BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE |
3641 BGE_MACSTAT_LINK_CHANGED);
3645 bnx_copper_link_upd(struct bnx_softc *sc, uint32_t status __unused)
3647 struct ifnet *ifp = &sc->arpcom.ac_if;
3648 struct mii_data *mii = device_get_softc(sc->bnx_miibus);
3651 bnx_miibus_statchg(sc->bnx_dev);
3655 if_printf(ifp, "link UP\n");
3657 if_printf(ifp, "link DOWN\n");
3660 /* Clear the attention. */
3661 CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED |
3662 BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE |
3663 BGE_MACSTAT_LINK_CHANGED);
3667 bnx_autopoll_link_upd(struct bnx_softc *sc, uint32_t status __unused)
3669 struct ifnet *ifp = &sc->arpcom.ac_if;
3670 struct mii_data *mii = device_get_softc(sc->bnx_miibus);
3674 if (!sc->bnx_link &&
3675 (mii->mii_media_status & IFM_ACTIVE) &&
3676 IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
3679 if_printf(ifp, "link UP\n");
3680 } else if (sc->bnx_link &&
3681 (!(mii->mii_media_status & IFM_ACTIVE) ||
3682 IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE)) {
3685 if_printf(ifp, "link DOWN\n");
3688 /* Clear the attention. */
3689 CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED |
3690 BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE |
3691 BGE_MACSTAT_LINK_CHANGED);
3695 bnx_sysctl_rx_coal_ticks(SYSCTL_HANDLER_ARGS)
3697 struct bnx_softc *sc = arg1;
3699 return bnx_sysctl_coal_chg(oidp, arg1, arg2, req,
3700 &sc->bnx_rx_coal_ticks,
3701 BNX_RX_COAL_TICKS_MIN, BNX_RX_COAL_TICKS_MAX,
3702 BNX_RX_COAL_TICKS_CHG);
3706 bnx_sysctl_tx_coal_ticks(SYSCTL_HANDLER_ARGS)
3708 struct bnx_softc *sc = arg1;
3710 return bnx_sysctl_coal_chg(oidp, arg1, arg2, req,
3711 &sc->bnx_tx_coal_ticks,
3712 BNX_TX_COAL_TICKS_MIN, BNX_TX_COAL_TICKS_MAX,
3713 BNX_TX_COAL_TICKS_CHG);
3717 bnx_sysctl_rx_coal_bds(SYSCTL_HANDLER_ARGS)
3719 struct bnx_softc *sc = arg1;
3721 return bnx_sysctl_coal_chg(oidp, arg1, arg2, req,
3722 &sc->bnx_rx_coal_bds,
3723 BNX_RX_COAL_BDS_MIN, BNX_RX_COAL_BDS_MAX,
3724 BNX_RX_COAL_BDS_CHG);
3728 bnx_sysctl_tx_coal_bds(SYSCTL_HANDLER_ARGS)
3730 struct bnx_softc *sc = arg1;
3732 return bnx_sysctl_coal_chg(oidp, arg1, arg2, req,
3733 &sc->bnx_tx_coal_bds,
3734 BNX_TX_COAL_BDS_MIN, BNX_TX_COAL_BDS_MAX,
3735 BNX_TX_COAL_BDS_CHG);
3739 bnx_sysctl_rx_coal_bds_int(SYSCTL_HANDLER_ARGS)
3741 struct bnx_softc *sc = arg1;
3743 return bnx_sysctl_coal_chg(oidp, arg1, arg2, req,
3744 &sc->bnx_rx_coal_bds_int,
3745 BNX_RX_COAL_BDS_MIN, BNX_RX_COAL_BDS_MAX,
3746 BNX_RX_COAL_BDS_INT_CHG);
3750 bnx_sysctl_tx_coal_bds_int(SYSCTL_HANDLER_ARGS)
3752 struct bnx_softc *sc = arg1;
3754 return bnx_sysctl_coal_chg(oidp, arg1, arg2, req,
3755 &sc->bnx_tx_coal_bds_int,
3756 BNX_TX_COAL_BDS_MIN, BNX_TX_COAL_BDS_MAX,
3757 BNX_TX_COAL_BDS_INT_CHG);
3761 bnx_sysctl_coal_chg(SYSCTL_HANDLER_ARGS, uint32_t *coal,
3762 int coal_min, int coal_max, uint32_t coal_chg_mask)
3764 struct bnx_softc *sc = arg1;
3765 struct ifnet *ifp = &sc->arpcom.ac_if;
3768 lwkt_serialize_enter(ifp->if_serializer);
3771 error = sysctl_handle_int(oidp, &v, 0, req);
3772 if (!error && req->newptr != NULL) {
3773 if (v < coal_min || v > coal_max) {
3777 sc->bnx_coal_chg |= coal_chg_mask;
3781 lwkt_serialize_exit(ifp->if_serializer);
3786 bnx_coal_change(struct bnx_softc *sc)
3788 struct ifnet *ifp = &sc->arpcom.ac_if;
3791 ASSERT_SERIALIZED(ifp->if_serializer);
3793 if (sc->bnx_coal_chg & BNX_RX_COAL_TICKS_CHG) {
3794 CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS,
3795 sc->bnx_rx_coal_ticks);
3797 val = CSR_READ_4(sc, BGE_HCC_RX_COAL_TICKS);
3800 if_printf(ifp, "rx_coal_ticks -> %u\n",
3801 sc->bnx_rx_coal_ticks);
3805 if (sc->bnx_coal_chg & BNX_TX_COAL_TICKS_CHG) {
3806 CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS,
3807 sc->bnx_tx_coal_ticks);
3809 val = CSR_READ_4(sc, BGE_HCC_TX_COAL_TICKS);
3812 if_printf(ifp, "tx_coal_ticks -> %u\n",
3813 sc->bnx_tx_coal_ticks);
3817 if (sc->bnx_coal_chg & BNX_RX_COAL_BDS_CHG) {
3818 CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS,
3819 sc->bnx_rx_coal_bds);
3821 val = CSR_READ_4(sc, BGE_HCC_RX_MAX_COAL_BDS);
3824 if_printf(ifp, "rx_coal_bds -> %u\n",
3825 sc->bnx_rx_coal_bds);
3829 if (sc->bnx_coal_chg & BNX_TX_COAL_BDS_CHG) {
3830 CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS,
3831 sc->bnx_tx_coal_bds);
3833 val = CSR_READ_4(sc, BGE_HCC_TX_MAX_COAL_BDS);
3836 if_printf(ifp, "tx_max_coal_bds -> %u\n",
3837 sc->bnx_tx_coal_bds);
3841 if (sc->bnx_coal_chg & BNX_RX_COAL_BDS_INT_CHG) {
3842 CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT,
3843 sc->bnx_rx_coal_bds_int);
3845 val = CSR_READ_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT);
3848 if_printf(ifp, "rx_coal_bds_int -> %u\n",
3849 sc->bnx_rx_coal_bds_int);
3853 if (sc->bnx_coal_chg & BNX_TX_COAL_BDS_INT_CHG) {
3854 CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT,
3855 sc->bnx_tx_coal_bds_int);
3857 val = CSR_READ_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT);
3860 if_printf(ifp, "tx_coal_bds_int -> %u\n",
3861 sc->bnx_tx_coal_bds_int);
3865 sc->bnx_coal_chg = 0;
3869 bnx_enable_intr(struct bnx_softc *sc)
3871 struct ifnet *ifp = &sc->arpcom.ac_if;
3873 lwkt_serialize_handler_enable(ifp->if_serializer);
3878 bnx_writembx(sc, BGE_MBX_IRQ0_LO, sc->bnx_status_tag << 24);
3879 if (sc->bnx_flags & BNX_FLAG_ONESHOT_MSI) {
3880 /* XXX Linux driver */
3881 bnx_writembx(sc, BGE_MBX_IRQ0_LO, sc->bnx_status_tag << 24);
3885 * Unmask the interrupt when we stop polling.
3887 PCI_CLRBIT(sc->bnx_dev, BGE_PCI_MISC_CTL,
3888 BGE_PCIMISCCTL_MASK_PCI_INTR, 4);
3891 * Trigger another interrupt, since above writing
3892 * to interrupt mailbox0 may acknowledge pending
3895 BNX_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET);
3899 bnx_disable_intr(struct bnx_softc *sc)
3901 struct ifnet *ifp = &sc->arpcom.ac_if;
3904 * Mask the interrupt when we start polling.
3906 PCI_SETBIT(sc->bnx_dev, BGE_PCI_MISC_CTL,
3907 BGE_PCIMISCCTL_MASK_PCI_INTR, 4);
3910 * Acknowledge possible asserted interrupt.
3912 bnx_writembx(sc, BGE_MBX_IRQ0_LO, 1);
3914 lwkt_serialize_handler_disable(ifp->if_serializer);
3918 bnx_get_eaddr_mem(struct bnx_softc *sc, uint8_t ether_addr[])
3923 mac_addr = bnx_readmem_ind(sc, 0x0c14);
3924 if ((mac_addr >> 16) == 0x484b) {
3925 ether_addr[0] = (uint8_t)(mac_addr >> 8);
3926 ether_addr[1] = (uint8_t)mac_addr;
3927 mac_addr = bnx_readmem_ind(sc, 0x0c18);
3928 ether_addr[2] = (uint8_t)(mac_addr >> 24);
3929 ether_addr[3] = (uint8_t)(mac_addr >> 16);
3930 ether_addr[4] = (uint8_t)(mac_addr >> 8);
3931 ether_addr[5] = (uint8_t)mac_addr;
3938 bnx_get_eaddr_nvram(struct bnx_softc *sc, uint8_t ether_addr[])
3940 int mac_offset = BGE_EE_MAC_OFFSET;
3942 if (BNX_IS_5717_PLUS(sc)) {
3945 f = pci_get_function(sc->bnx_dev);
3947 mac_offset = BGE_EE_MAC_OFFSET_5717;
3949 mac_offset += BGE_EE_MAC_OFFSET_5717_OFF;
3950 } else if (sc->bnx_asicrev == BGE_ASICREV_BCM5906) {
3951 mac_offset = BGE_EE_MAC_OFFSET_5906;
3954 return bnx_read_nvram(sc, ether_addr, mac_offset + 2, ETHER_ADDR_LEN);
3958 bnx_get_eaddr_eeprom(struct bnx_softc *sc, uint8_t ether_addr[])
3960 if (sc->bnx_flags & BNX_FLAG_NO_EEPROM)
3963 return bnx_read_eeprom(sc, ether_addr, BGE_EE_MAC_OFFSET + 2,
3968 bnx_get_eaddr(struct bnx_softc *sc, uint8_t eaddr[])
3970 static const bnx_eaddr_fcn_t bnx_eaddr_funcs[] = {
3971 /* NOTE: Order is critical */
3973 bnx_get_eaddr_nvram,
3974 bnx_get_eaddr_eeprom,
3977 const bnx_eaddr_fcn_t *func;
3979 for (func = bnx_eaddr_funcs; *func != NULL; ++func) {
3980 if ((*func)(sc, eaddr) == 0)
3983 return (*func == NULL ? ENXIO : 0);
3987 * NOTE: 'm' is not freed upon failure
3990 bnx_defrag_shortdma(struct mbuf *m)
3996 * If device receive two back-to-back send BDs with less than
3997 * or equal to 8 total bytes then the device may hang. The two
3998 * back-to-back send BDs must in the same frame for this failure
3999 * to occur. Scan mbuf chains and see whether two back-to-back
4000 * send BDs are there. If this is the case, allocate new mbuf
4001 * and copy the frame to workaround the silicon bug.
4003 for (n = m, found = 0; n != NULL; n = n->m_next) {
4014 n = m_defrag(m, MB_DONTWAIT);
4021 bnx_stop_block(struct bnx_softc *sc, bus_size_t reg, uint32_t bit)
4025 BNX_CLRBIT(sc, reg, bit);
4026 for (i = 0; i < BNX_TIMEOUT; i++) {
4027 if ((CSR_READ_4(sc, reg) & bit) == 0)
4034 bnx_link_poll(struct bnx_softc *sc)
4038 status = CSR_READ_4(sc, BGE_MAC_STS);
4039 if ((status & sc->bnx_link_chg) || sc->bnx_link_evt) {
4040 sc->bnx_link_evt = 0;
4041 sc->bnx_link_upd(sc, status);
4046 bnx_enable_msi(struct bnx_softc *sc)
4050 msi_mode = CSR_READ_4(sc, BGE_MSI_MODE);
4051 msi_mode |= BGE_MSIMODE_ENABLE;
4052 if (sc->bnx_flags & BNX_FLAG_ONESHOT_MSI) {
4055 * 5718-PG105-R says that "one shot" mode
4056 * does not work if MSI is used, however,
4057 * it obviously works.
4059 msi_mode &= ~BGE_MSIMODE_ONESHOT_DISABLE;
4061 CSR_WRITE_4(sc, BGE_MSI_MODE, msi_mode);
4065 bnx_dma_swap_options(struct bnx_softc *sc)
4067 uint32_t dma_options;
4069 dma_options = BGE_MODECTL_WORDSWAP_NONFRAME |
4070 BGE_MODECTL_BYTESWAP_DATA | BGE_MODECTL_WORDSWAP_DATA;
4071 #if BYTE_ORDER == BIG_ENDIAN
4072 dma_options |= BGE_MODECTL_BYTESWAP_NONFRAME;
4074 if (sc->bnx_asicrev == BGE_ASICREV_BCM5720) {
4075 dma_options |= BGE_MODECTL_BYTESWAP_B2HRX_DATA |
4076 BGE_MODECTL_WORDSWAP_B2HRX_DATA | BGE_MODECTL_B2HRX_ENABLE |
4077 BGE_MODECTL_HTX2B_ENABLE;