2 * Copyright (c) 2003 Peter Wemm.
3 * Copyright (c) 1993 The Regents of the University of California.
4 * Copyright (c) 2008 The DragonFly Project.
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. All advertising materials mentioning features or use of this software
16 * must display the following acknowledgement:
17 * This product includes software developed by the University of
18 * California, Berkeley and its contributors.
19 * 4. Neither the name of the University nor the names of its contributors
20 * may be used to endorse or promote products derived from this software
21 * without specific prior written permission.
23 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
24 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
25 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
26 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
27 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
28 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
29 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
35 * $FreeBSD: src/sys/amd64/include/cpufunc.h,v 1.139 2004/01/28 23:53:04 peter Exp $
39 * Functions to provide access to special i386 instructions.
40 * This in included in sys/systm.h, and that file should be
41 * used in preference to this.
44 #ifndef _CPU_CPUFUNC_H_
45 #define _CPU_CPUFUNC_H_
47 #include <sys/cdefs.h>
48 #include <machine/psl.h>
51 struct region_descriptor;
54 #define readb(va) (*(volatile u_int8_t *) (va))
55 #define readw(va) (*(volatile u_int16_t *) (va))
56 #define readl(va) (*(volatile u_int32_t *) (va))
57 #define readq(va) (*(volatile u_int64_t *) (va))
59 #define writeb(va, d) (*(volatile u_int8_t *) (va) = (d))
60 #define writew(va, d) (*(volatile u_int16_t *) (va) = (d))
61 #define writel(va, d) (*(volatile u_int32_t *) (va) = (d))
62 #define writeq(va, d) (*(volatile u_int64_t *) (va) = (d))
67 #include <machine/lock.h> /* XXX */
73 __asm __volatile("int $3");
79 __asm __volatile("pause");
87 __asm __volatile("bsfl %1,%0" : "=r" (result) : "rm" (mask));
91 static __inline u_long
96 __asm __volatile("bsfq %1,%0" : "=r" (result) : "rm" (mask));
100 static __inline u_int
105 __asm __volatile("bsrl %1,%0" : "=r" (result) : "rm" (mask));
109 static __inline u_long
114 __asm __volatile("bsrq %1,%0" : "=r" (result) : "rm" (mask));
119 cpu_disable_intr(void)
121 __asm __volatile("cli" : : : "memory");
125 do_cpuid(u_int ax, u_int *p)
127 __asm __volatile("cpuid"
128 : "=a" (p[0]), "=b" (p[1]), "=c" (p[2]), "=d" (p[3])
133 cpuid_count(u_int ax, u_int cx, u_int *p)
135 __asm __volatile("cpuid"
136 : "=a" (p[0]), "=b" (p[1]), "=c" (p[2]), "=d" (p[3])
137 : "0" (ax), "c" (cx));
141 cpu_enable_intr(void)
143 __asm __volatile("sti");
147 * Cpu and compiler memory ordering fence. mfence ensures strong read and
150 * A serializing or fence instruction is required here. A locked bus
151 * cycle on data for which we already own cache mastership is the most
158 __asm __volatile("mfence" : : : "memory");
160 __asm __volatile("" : : : "memory");
165 * cpu_lfence() ensures strong read ordering for reads issued prior
166 * to the instruction verses reads issued afterwords.
168 * A serializing or fence instruction is required here. A locked bus
169 * cycle on data for which we already own cache mastership is the most
176 __asm __volatile("lfence" : : : "memory");
178 __asm __volatile("" : : : "memory");
183 * cpu_sfence() ensures strong write ordering for writes issued prior
184 * to the instruction verses writes issued afterwords. Writes are
185 * ordered on intel cpus so we do not actually have to do anything.
191 __asm __volatile("sfence" : : : "memory");
193 __asm __volatile("" : : : "memory");
198 * cpu_ccfence() prevents the compiler from reordering instructions, in
199 * particular stores, relative to the current cpu. Use cpu_sfence() if
200 * you need to guarentee ordering by both the compiler and by the cpu.
202 * This also prevents the compiler from caching memory loads into local
203 * variables across the routine.
208 __asm __volatile("" : : : "memory");
213 #define HAVE_INLINE_FFS
220 * Note that gcc-2's builtin ffs would be used if we didn't declare
221 * this inline or turn off the builtin. The builtin is faster but
222 * broken in gcc-2.4.5 and slower but working in gcc-2.5 and later
225 return (mask == 0 ? mask : (int)bsfl((u_int)mask) + 1);
227 /* Actually, the above is way out of date. The builtins use cmov etc */
228 return (__builtin_ffs(mask));
232 #define HAVE_INLINE_FFSL
237 return (mask == 0 ? mask : (int)bsfq((u_long)mask) + 1);
240 #define HAVE_INLINE_FLS
245 return (mask == 0 ? mask : (int)bsrl((u_int)mask) + 1);
248 #define HAVE_INLINE_FLSL
253 return (mask == 0 ? mask : (int)bsrq((u_long)mask) + 1);
261 __asm __volatile("hlt");
265 * The following complications are to get around gcc not having a
266 * constraint letter for the range 0..255. We still put "d" in the
267 * constraint because "i" isn't a valid constraint when the port
268 * isn't constant. This only matters for -O0 because otherwise
269 * the non-working version gets optimized away.
271 * Use an expression-statement instead of a conditional expression
272 * because gcc-2.6.0 would promote the operands of the conditional
273 * and produce poor code for "if ((inb(var) & const1) == const2)".
275 * The unnecessary test `(port) < 0x10000' is to generate a warning if
276 * the `port' has type u_short or smaller. Such types are pessimal.
277 * This actually only works for signed types. The range check is
278 * careful to avoid generating warnings.
280 #define inb(port) __extension__ ({ \
282 if (__builtin_constant_p(port) && ((port) & 0xffff) < 0x100 \
283 && (port) < 0x10000) \
284 _data = inbc(port); \
286 _data = inbv(port); \
289 #define outb(port, data) ( \
290 __builtin_constant_p(port) && ((port) & 0xffff) < 0x100 \
291 && (port) < 0x10000 \
292 ? outbc(port, data) : outbv(port, data))
294 static __inline u_char
299 __asm __volatile("inb %1,%0" : "=a" (data) : "id" ((u_short)(port)));
304 outbc(u_int port, u_char data)
306 __asm __volatile("outb %0,%1" : : "a" (data), "id" ((u_short)(port)));
309 static __inline u_char
314 * We use %%dx and not %1 here because i/o is done at %dx and not at
315 * %edx, while gcc generates inferior code (movw instead of movl)
316 * if we tell it to load (u_short) port.
318 __asm __volatile("inb %%dx,%0" : "=a" (data) : "d" (port));
322 static __inline u_int
327 __asm __volatile("inl %%dx,%0" : "=a" (data) : "d" (port));
332 insb(u_int port, void *addr, size_t cnt)
334 __asm __volatile("cld; rep; insb"
335 : "+D" (addr), "+c" (cnt)
341 insw(u_int port, void *addr, size_t cnt)
343 __asm __volatile("cld; rep; insw"
344 : "+D" (addr), "+c" (cnt)
350 insl(u_int port, void *addr, size_t cnt)
352 __asm __volatile("cld; rep; insl"
353 : "+D" (addr), "+c" (cnt)
361 __asm __volatile("invd");
367 * If we are not a true-SMP box then smp_invltlb() is a NOP. Note that this
368 * will cause the invl*() functions to be equivalent to the cpu_invl*()
372 void smp_invltlb(void);
374 #define smp_invltlb()
377 #ifndef _CPU_INVLPG_DEFINED
380 * Invalidate a patricular VA on this cpu only
383 cpu_invlpg(void *addr)
385 __asm __volatile("invlpg %0" : : "m" (*(char *)addr) : "memory");
393 __asm __volatile("rep; nop");
398 static __inline u_short
403 __asm __volatile("inw %%dx,%0" : "=a" (data) : "d" (port));
407 static __inline u_int
408 loadandclear(volatile u_int *addr)
412 __asm __volatile("xorl %0,%0; xchgl %1,%0"
413 : "=&r" (result) : "m" (*addr));
418 outbv(u_int port, u_char data)
422 * Use an unnecessary assignment to help gcc's register allocator.
423 * This make a large difference for gcc-1.40 and a tiny difference
424 * for gcc-2.6.0. For gcc-1.40, al had to be ``asm("ax")'' for
425 * best results. gcc-2.6.0 can't handle this.
428 __asm __volatile("outb %0,%%dx" : : "a" (al), "d" (port));
432 outl(u_int port, u_int data)
435 * outl() and outw() aren't used much so we haven't looked at
436 * possible micro-optimizations such as the unnecessary
437 * assignment for them.
439 __asm __volatile("outl %0,%%dx" : : "a" (data), "d" (port));
443 outsb(u_int port, const void *addr, size_t cnt)
445 __asm __volatile("cld; rep; outsb"
446 : "+S" (addr), "+c" (cnt)
451 outsw(u_int port, const void *addr, size_t cnt)
453 __asm __volatile("cld; rep; outsw"
454 : "+S" (addr), "+c" (cnt)
459 outsl(u_int port, const void *addr, size_t cnt)
461 __asm __volatile("cld; rep; outsl"
462 : "+S" (addr), "+c" (cnt)
467 outw(u_int port, u_short data)
469 __asm __volatile("outw %0,%%dx" : : "a" (data), "d" (port));
475 __asm __volatile("pause");
478 static __inline u_long
483 __asm __volatile("pushfq; popq %0" : "=r" (rf));
487 static __inline u_int64_t
492 __asm __volatile("rdmsr" : "=a" (low), "=d" (high) : "c" (msr));
493 return (low | ((u_int64_t)high << 32));
496 static __inline u_int64_t
501 __asm __volatile("rdpmc" : "=a" (low), "=d" (high) : "c" (pmc));
502 return (low | ((u_int64_t)high << 32));
505 #define _RDTSC_SUPPORTED_
507 static __inline u_int64_t
512 __asm __volatile("rdtsc" : "=a" (low), "=d" (high));
513 return (low | ((u_int64_t)high << 32));
519 __asm __volatile("wbinvd");
523 write_rflags(u_long rf)
525 __asm __volatile("pushq %0; popfq" : : "r" (rf));
529 wrmsr(u_int msr, u_int64_t newval)
535 __asm __volatile("wrmsr" : : "a" (low), "d" (high), "c" (msr));
539 load_cr0(u_long data)
542 __asm __volatile("movq %0,%%cr0" : : "r" (data));
545 static __inline u_long
550 __asm __volatile("movq %%cr0,%0" : "=r" (data));
554 static __inline u_long
559 __asm __volatile("movq %%cr2,%0" : "=r" (data));
564 load_cr3(u_long data)
567 __asm __volatile("movq %0,%%cr3" : : "r" (data) : "memory");
570 static __inline u_long
575 __asm __volatile("movq %%cr3,%0" : "=r" (data));
580 load_cr4(u_long data)
582 __asm __volatile("movq %0,%%cr4" : : "r" (data));
585 static __inline u_long
590 __asm __volatile("movq %%cr4,%0" : "=r" (data));
595 * Global TLB flush (except for thise for pages marked PG_G)
605 * TLB flush for an individual page (even if it has PG_G).
606 * Only works on 486+ CPUs (i386 does not have PG_G).
612 __asm __volatile("invlpg %0" : : "m" (*(char *)addr) : "memory");
615 static __inline u_int
619 __asm __volatile("movl %%fs,%0" : "=rm" (sel));
623 static __inline u_int
627 __asm __volatile("movl %%gs,%0" : "=rm" (sel));
634 __asm __volatile("movl %0,%%ds" : : "rm" (sel));
640 __asm __volatile("movl %0,%%es" : : "rm" (sel));
644 /* This is defined in <machine/specialreg.h> but is too painful to get to */
646 #define MSR_FSBASE 0xc0000100
651 /* Preserve the fsbase value across the selector load */
652 __asm __volatile("rdmsr; movl %0,%%fs; wrmsr"
653 : : "rm" (sel), "c" (MSR_FSBASE) : "eax", "edx");
657 #define MSR_GSBASE 0xc0000101
663 * Preserve the gsbase value across the selector load.
664 * Note that we have to disable interrupts because the gsbase
665 * being trashed happens to be the kernel gsbase at the time.
667 __asm __volatile("pushfq; cli; rdmsr; movw %0,%%gs; wrmsr; popfq"
668 : : "rm" (sel), "c" (MSR_GSBASE) : "eax", "edx");
671 /* Usable by userland */
675 __asm __volatile("movl %0,%%fs" : : "rm" (sel));
681 __asm __volatile("movl %0,%%gs" : : "rm" (sel));
685 /* void lidt(struct region_descriptor *addr); */
687 lidt(struct region_descriptor *addr)
689 __asm __volatile("lidt (%0)" : : "r" (addr));
692 /* void lldt(u_short sel); */
696 __asm __volatile("lldt %0" : : "r" (sel));
699 /* void ltr(u_short sel); */
703 __asm __volatile("ltr %0" : : "r" (sel));
706 static __inline u_int64_t
710 __asm __volatile("movq %%dr0,%0" : "=r" (data));
715 load_dr0(u_int64_t dr0)
717 __asm __volatile("movq %0,%%dr0" : : "r" (dr0));
720 static __inline u_int64_t
724 __asm __volatile("movq %%dr1,%0" : "=r" (data));
729 load_dr1(u_int64_t dr1)
731 __asm __volatile("movq %0,%%dr1" : : "r" (dr1));
734 static __inline u_int64_t
738 __asm __volatile("movq %%dr2,%0" : "=r" (data));
743 load_dr2(u_int64_t dr2)
745 __asm __volatile("movq %0,%%dr2" : : "r" (dr2));
748 static __inline u_int64_t
752 __asm __volatile("movq %%dr3,%0" : "=r" (data));
757 load_dr3(u_int64_t dr3)
759 __asm __volatile("movq %0,%%dr3" : : "r" (dr3));
762 static __inline u_int64_t
766 __asm __volatile("movq %%dr4,%0" : "=r" (data));
771 load_dr4(u_int64_t dr4)
773 __asm __volatile("movq %0,%%dr4" : : "r" (dr4));
776 static __inline u_int64_t
780 __asm __volatile("movq %%dr5,%0" : "=r" (data));
785 load_dr5(u_int64_t dr5)
787 __asm __volatile("movq %0,%%dr5" : : "r" (dr5));
790 static __inline u_int64_t
794 __asm __volatile("movq %%dr6,%0" : "=r" (data));
799 load_dr6(u_int64_t dr6)
801 __asm __volatile("movq %0,%%dr6" : : "r" (dr6));
804 static __inline u_int64_t
808 __asm __volatile("movq %%dr7,%0" : "=r" (data));
813 load_dr7(u_int64_t dr7)
815 __asm __volatile("movq %0,%%dr7" : : "r" (dr7));
818 static __inline register_t
823 rflags = read_rflags();
829 intr_restore(register_t rflags)
831 write_rflags(rflags);
834 #else /* !__GNUC__ */
836 int breakpoint(void);
837 void cpu_pause(void);
838 u_int bsfl(u_int mask);
839 u_int bsrl(u_int mask);
840 void cpu_disable_intr(void);
841 void cpu_enable_intr(void);
842 void cpu_invlpg(u_long addr);
843 void cpu_invlpg_range(u_long start, u_long end);
844 void do_cpuid(u_int ax, u_int *p);
846 u_char inb(u_int port);
847 u_int inl(u_int port);
848 void insb(u_int port, void *addr, size_t cnt);
849 void insl(u_int port, void *addr, size_t cnt);
850 void insw(u_int port, void *addr, size_t cnt);
852 void invlpg(u_int addr);
853 void invlpg_range(u_int start, u_int end);
854 void cpu_invltlb(void);
855 u_short inw(u_int port);
856 void load_cr0(u_int cr0);
857 void load_cr3(u_int cr3);
858 void load_cr4(u_int cr4);
859 void load_fs(u_int sel);
860 void load_gs(u_int sel);
861 struct region_descriptor;
862 void lidt(struct region_descriptor *addr);
863 void lldt(u_short sel);
864 void ltr(u_short sel);
865 void outb(u_int port, u_char data);
866 void outl(u_int port, u_int data);
867 void outsb(u_int port, void *addr, size_t cnt);
868 void outsl(u_int port, void *addr, size_t cnt);
869 void outsw(u_int port, void *addr, size_t cnt);
870 void outw(u_int port, u_short data);
871 void ia32_pause(void);
878 u_int64_t rdmsr(u_int msr);
879 u_int64_t rdpmc(u_int pmc);
880 u_int64_t rdtsc(void);
881 u_int read_rflags(void);
883 void write_rflags(u_int rf);
884 void wrmsr(u_int msr, u_int64_t newval);
885 u_int64_t rdr0(void);
886 void load_dr0(u_int64_t dr0);
887 u_int64_t rdr1(void);
888 void load_dr1(u_int64_t dr1);
889 u_int64_t rdr2(void);
890 void load_dr2(u_int64_t dr2);
891 u_int64_t rdr3(void);
892 void load_dr3(u_int64_t dr3);
893 u_int64_t rdr4(void);
894 void load_dr4(u_int64_t dr4);
895 u_int64_t rdr5(void);
896 void load_dr5(u_int64_t dr5);
897 u_int64_t rdr6(void);
898 void load_dr6(u_int64_t dr6);
899 u_int64_t rdr7(void);
900 void load_dr7(u_int64_t dr7);
901 register_t intr_disable(void);
902 void intr_restore(register_t rf);
904 #endif /* __GNUC__ */
906 void reset_dbregs(void);
910 #endif /* !_CPU_CPUFUNC_H_ */