8620ae85c0a585c8558ffa8116ed0956d273933d
[dragonfly.git] / sys / platform / pc64 / apic / ioapic_abi.c
1 /*
2  * Copyright (c) 1991 The Regents of the University of California.
3  * Copyright (c) 1996, by Steve Passe.  All rights reserved.
4  * Copyright (c) 2005,2008 The DragonFly Project.  All rights reserved.
5  * All rights reserved.
6  * 
7  * This code is derived from software contributed to The DragonFly Project
8  * by Matthew Dillon <dillon@backplane.com>
9  *
10  * This code is derived from software contributed to Berkeley by
11  * William Jolitz.
12  * 
13  * Redistribution and use in source and binary forms, with or without
14  * modification, are permitted provided that the following conditions
15  * are met:
16  * 
17  * 1. Redistributions of source code must retain the above copyright
18  *    notice, this list of conditions and the following disclaimer.
19  * 2. Redistributions in binary form must reproduce the above copyright
20  *    notice, this list of conditions and the following disclaimer in
21  *    the documentation and/or other materials provided with the
22  *    distribution.
23  * 3. Neither the name of The DragonFly Project nor the names of its
24  *    contributors may be used to endorse or promote products derived
25  *    from this software without specific, prior written permission.
26  * 
27  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
28  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
29  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
30  * FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE
31  * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
32  * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING,
33  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
34  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
35  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
36  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
37  * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
38  * SUCH DAMAGE.
39  *
40  * $DragonFly: src/sys/platform/pc64/apic/apic_abi.c,v 1.1 2008/08/29 17:07:12 dillon Exp $
41  */
42
43 #include <sys/param.h>
44 #include <sys/systm.h>
45 #include <sys/kernel.h>
46 #include <sys/machintr.h>
47 #include <sys/interrupt.h>
48 #include <sys/bus.h>
49 #include <sys/rman.h>
50 #include <sys/thread2.h>
51
52 #include <machine/smp.h>
53 #include <machine/segments.h>
54 #include <machine/md_var.h>
55 #include <machine/intr_machdep.h>
56 #include <machine/globaldata.h>
57 #include <machine/msi_var.h>
58
59 #include <machine_base/isa/isa_intr.h>
60 #include <machine_base/icu/icu.h>
61 #include <machine_base/icu/icu_var.h>
62 #include <machine_base/apic/ioapic.h>
63 #include <machine_base/apic/ioapic_abi.h>
64 #include <machine_base/apic/ioapic_ipl.h>
65 #include <machine_base/apic/apicreg.h>
66
67 #include <dev/acpica5/acpi_sci_var.h>
68
69 #define IOAPIC_HWI_VECTORS      IDT_HWI_VECTORS
70
71 extern inthand_t
72         IDTVEC(ioapic_intr0),
73         IDTVEC(ioapic_intr1),
74         IDTVEC(ioapic_intr2),
75         IDTVEC(ioapic_intr3),
76         IDTVEC(ioapic_intr4),
77         IDTVEC(ioapic_intr5),
78         IDTVEC(ioapic_intr6),
79         IDTVEC(ioapic_intr7),
80         IDTVEC(ioapic_intr8),
81         IDTVEC(ioapic_intr9),
82         IDTVEC(ioapic_intr10),
83         IDTVEC(ioapic_intr11),
84         IDTVEC(ioapic_intr12),
85         IDTVEC(ioapic_intr13),
86         IDTVEC(ioapic_intr14),
87         IDTVEC(ioapic_intr15),
88         IDTVEC(ioapic_intr16),
89         IDTVEC(ioapic_intr17),
90         IDTVEC(ioapic_intr18),
91         IDTVEC(ioapic_intr19),
92         IDTVEC(ioapic_intr20),
93         IDTVEC(ioapic_intr21),
94         IDTVEC(ioapic_intr22),
95         IDTVEC(ioapic_intr23),
96         IDTVEC(ioapic_intr24),
97         IDTVEC(ioapic_intr25),
98         IDTVEC(ioapic_intr26),
99         IDTVEC(ioapic_intr27),
100         IDTVEC(ioapic_intr28),
101         IDTVEC(ioapic_intr29),
102         IDTVEC(ioapic_intr30),
103         IDTVEC(ioapic_intr31),
104         IDTVEC(ioapic_intr32),
105         IDTVEC(ioapic_intr33),
106         IDTVEC(ioapic_intr34),
107         IDTVEC(ioapic_intr35),
108         IDTVEC(ioapic_intr36),
109         IDTVEC(ioapic_intr37),
110         IDTVEC(ioapic_intr38),
111         IDTVEC(ioapic_intr39),
112         IDTVEC(ioapic_intr40),
113         IDTVEC(ioapic_intr41),
114         IDTVEC(ioapic_intr42),
115         IDTVEC(ioapic_intr43),
116         IDTVEC(ioapic_intr44),
117         IDTVEC(ioapic_intr45),
118         IDTVEC(ioapic_intr46),
119         IDTVEC(ioapic_intr47),
120         IDTVEC(ioapic_intr48),
121         IDTVEC(ioapic_intr49),
122         IDTVEC(ioapic_intr50),
123         IDTVEC(ioapic_intr51),
124         IDTVEC(ioapic_intr52),
125         IDTVEC(ioapic_intr53),
126         IDTVEC(ioapic_intr54),
127         IDTVEC(ioapic_intr55),
128         IDTVEC(ioapic_intr56),
129         IDTVEC(ioapic_intr57),
130         IDTVEC(ioapic_intr58),
131         IDTVEC(ioapic_intr59),
132         IDTVEC(ioapic_intr60),
133         IDTVEC(ioapic_intr61),
134         IDTVEC(ioapic_intr62),
135         IDTVEC(ioapic_intr63),
136         IDTVEC(ioapic_intr64),
137         IDTVEC(ioapic_intr65),
138         IDTVEC(ioapic_intr66),
139         IDTVEC(ioapic_intr67),
140         IDTVEC(ioapic_intr68),
141         IDTVEC(ioapic_intr69),
142         IDTVEC(ioapic_intr70),
143         IDTVEC(ioapic_intr71),
144         IDTVEC(ioapic_intr72),
145         IDTVEC(ioapic_intr73),
146         IDTVEC(ioapic_intr74),
147         IDTVEC(ioapic_intr75),
148         IDTVEC(ioapic_intr76),
149         IDTVEC(ioapic_intr77),
150         IDTVEC(ioapic_intr78),
151         IDTVEC(ioapic_intr79),
152         IDTVEC(ioapic_intr80),
153         IDTVEC(ioapic_intr81),
154         IDTVEC(ioapic_intr82),
155         IDTVEC(ioapic_intr83),
156         IDTVEC(ioapic_intr84),
157         IDTVEC(ioapic_intr85),
158         IDTVEC(ioapic_intr86),
159         IDTVEC(ioapic_intr87),
160         IDTVEC(ioapic_intr88),
161         IDTVEC(ioapic_intr89),
162         IDTVEC(ioapic_intr90),
163         IDTVEC(ioapic_intr91),
164         IDTVEC(ioapic_intr92),
165         IDTVEC(ioapic_intr93),
166         IDTVEC(ioapic_intr94),
167         IDTVEC(ioapic_intr95),
168         IDTVEC(ioapic_intr96),
169         IDTVEC(ioapic_intr97),
170         IDTVEC(ioapic_intr98),
171         IDTVEC(ioapic_intr99),
172         IDTVEC(ioapic_intr100),
173         IDTVEC(ioapic_intr101),
174         IDTVEC(ioapic_intr102),
175         IDTVEC(ioapic_intr103),
176         IDTVEC(ioapic_intr104),
177         IDTVEC(ioapic_intr105),
178         IDTVEC(ioapic_intr106),
179         IDTVEC(ioapic_intr107),
180         IDTVEC(ioapic_intr108),
181         IDTVEC(ioapic_intr109),
182         IDTVEC(ioapic_intr110),
183         IDTVEC(ioapic_intr111),
184         IDTVEC(ioapic_intr112),
185         IDTVEC(ioapic_intr113),
186         IDTVEC(ioapic_intr114),
187         IDTVEC(ioapic_intr115),
188         IDTVEC(ioapic_intr116),
189         IDTVEC(ioapic_intr117),
190         IDTVEC(ioapic_intr118),
191         IDTVEC(ioapic_intr119),
192         IDTVEC(ioapic_intr120),
193         IDTVEC(ioapic_intr121),
194         IDTVEC(ioapic_intr122),
195         IDTVEC(ioapic_intr123),
196         IDTVEC(ioapic_intr124),
197         IDTVEC(ioapic_intr125),
198         IDTVEC(ioapic_intr126),
199         IDTVEC(ioapic_intr127),
200         IDTVEC(ioapic_intr128),
201         IDTVEC(ioapic_intr129),
202         IDTVEC(ioapic_intr130),
203         IDTVEC(ioapic_intr131),
204         IDTVEC(ioapic_intr132),
205         IDTVEC(ioapic_intr133),
206         IDTVEC(ioapic_intr134),
207         IDTVEC(ioapic_intr135),
208         IDTVEC(ioapic_intr136),
209         IDTVEC(ioapic_intr137),
210         IDTVEC(ioapic_intr138),
211         IDTVEC(ioapic_intr139),
212         IDTVEC(ioapic_intr140),
213         IDTVEC(ioapic_intr141),
214         IDTVEC(ioapic_intr142),
215         IDTVEC(ioapic_intr143),
216         IDTVEC(ioapic_intr144),
217         IDTVEC(ioapic_intr145),
218         IDTVEC(ioapic_intr146),
219         IDTVEC(ioapic_intr147),
220         IDTVEC(ioapic_intr148),
221         IDTVEC(ioapic_intr149),
222         IDTVEC(ioapic_intr150),
223         IDTVEC(ioapic_intr151),
224         IDTVEC(ioapic_intr152),
225         IDTVEC(ioapic_intr153),
226         IDTVEC(ioapic_intr154),
227         IDTVEC(ioapic_intr155),
228         IDTVEC(ioapic_intr156),
229         IDTVEC(ioapic_intr157),
230         IDTVEC(ioapic_intr158),
231         IDTVEC(ioapic_intr159),
232         IDTVEC(ioapic_intr160),
233         IDTVEC(ioapic_intr161),
234         IDTVEC(ioapic_intr162),
235         IDTVEC(ioapic_intr163),
236         IDTVEC(ioapic_intr164),
237         IDTVEC(ioapic_intr165),
238         IDTVEC(ioapic_intr166),
239         IDTVEC(ioapic_intr167),
240         IDTVEC(ioapic_intr168),
241         IDTVEC(ioapic_intr169),
242         IDTVEC(ioapic_intr170),
243         IDTVEC(ioapic_intr171),
244         IDTVEC(ioapic_intr172),
245         IDTVEC(ioapic_intr173),
246         IDTVEC(ioapic_intr174),
247         IDTVEC(ioapic_intr175),
248         IDTVEC(ioapic_intr176),
249         IDTVEC(ioapic_intr177),
250         IDTVEC(ioapic_intr178),
251         IDTVEC(ioapic_intr179),
252         IDTVEC(ioapic_intr180),
253         IDTVEC(ioapic_intr181),
254         IDTVEC(ioapic_intr182),
255         IDTVEC(ioapic_intr183),
256         IDTVEC(ioapic_intr184),
257         IDTVEC(ioapic_intr185),
258         IDTVEC(ioapic_intr186),
259         IDTVEC(ioapic_intr187),
260         IDTVEC(ioapic_intr188),
261         IDTVEC(ioapic_intr189),
262         IDTVEC(ioapic_intr190),
263         IDTVEC(ioapic_intr191);
264
265 static inthand_t *ioapic_intr[IOAPIC_HWI_VECTORS] = {
266         &IDTVEC(ioapic_intr0),
267         &IDTVEC(ioapic_intr1),
268         &IDTVEC(ioapic_intr2),
269         &IDTVEC(ioapic_intr3),
270         &IDTVEC(ioapic_intr4),
271         &IDTVEC(ioapic_intr5),
272         &IDTVEC(ioapic_intr6),
273         &IDTVEC(ioapic_intr7),
274         &IDTVEC(ioapic_intr8),
275         &IDTVEC(ioapic_intr9),
276         &IDTVEC(ioapic_intr10),
277         &IDTVEC(ioapic_intr11),
278         &IDTVEC(ioapic_intr12),
279         &IDTVEC(ioapic_intr13),
280         &IDTVEC(ioapic_intr14),
281         &IDTVEC(ioapic_intr15),
282         &IDTVEC(ioapic_intr16),
283         &IDTVEC(ioapic_intr17),
284         &IDTVEC(ioapic_intr18),
285         &IDTVEC(ioapic_intr19),
286         &IDTVEC(ioapic_intr20),
287         &IDTVEC(ioapic_intr21),
288         &IDTVEC(ioapic_intr22),
289         &IDTVEC(ioapic_intr23),
290         &IDTVEC(ioapic_intr24),
291         &IDTVEC(ioapic_intr25),
292         &IDTVEC(ioapic_intr26),
293         &IDTVEC(ioapic_intr27),
294         &IDTVEC(ioapic_intr28),
295         &IDTVEC(ioapic_intr29),
296         &IDTVEC(ioapic_intr30),
297         &IDTVEC(ioapic_intr31),
298         &IDTVEC(ioapic_intr32),
299         &IDTVEC(ioapic_intr33),
300         &IDTVEC(ioapic_intr34),
301         &IDTVEC(ioapic_intr35),
302         &IDTVEC(ioapic_intr36),
303         &IDTVEC(ioapic_intr37),
304         &IDTVEC(ioapic_intr38),
305         &IDTVEC(ioapic_intr39),
306         &IDTVEC(ioapic_intr40),
307         &IDTVEC(ioapic_intr41),
308         &IDTVEC(ioapic_intr42),
309         &IDTVEC(ioapic_intr43),
310         &IDTVEC(ioapic_intr44),
311         &IDTVEC(ioapic_intr45),
312         &IDTVEC(ioapic_intr46),
313         &IDTVEC(ioapic_intr47),
314         &IDTVEC(ioapic_intr48),
315         &IDTVEC(ioapic_intr49),
316         &IDTVEC(ioapic_intr50),
317         &IDTVEC(ioapic_intr51),
318         &IDTVEC(ioapic_intr52),
319         &IDTVEC(ioapic_intr53),
320         &IDTVEC(ioapic_intr54),
321         &IDTVEC(ioapic_intr55),
322         &IDTVEC(ioapic_intr56),
323         &IDTVEC(ioapic_intr57),
324         &IDTVEC(ioapic_intr58),
325         &IDTVEC(ioapic_intr59),
326         &IDTVEC(ioapic_intr60),
327         &IDTVEC(ioapic_intr61),
328         &IDTVEC(ioapic_intr62),
329         &IDTVEC(ioapic_intr63),
330         &IDTVEC(ioapic_intr64),
331         &IDTVEC(ioapic_intr65),
332         &IDTVEC(ioapic_intr66),
333         &IDTVEC(ioapic_intr67),
334         &IDTVEC(ioapic_intr68),
335         &IDTVEC(ioapic_intr69),
336         &IDTVEC(ioapic_intr70),
337         &IDTVEC(ioapic_intr71),
338         &IDTVEC(ioapic_intr72),
339         &IDTVEC(ioapic_intr73),
340         &IDTVEC(ioapic_intr74),
341         &IDTVEC(ioapic_intr75),
342         &IDTVEC(ioapic_intr76),
343         &IDTVEC(ioapic_intr77),
344         &IDTVEC(ioapic_intr78),
345         &IDTVEC(ioapic_intr79),
346         &IDTVEC(ioapic_intr80),
347         &IDTVEC(ioapic_intr81),
348         &IDTVEC(ioapic_intr82),
349         &IDTVEC(ioapic_intr83),
350         &IDTVEC(ioapic_intr84),
351         &IDTVEC(ioapic_intr85),
352         &IDTVEC(ioapic_intr86),
353         &IDTVEC(ioapic_intr87),
354         &IDTVEC(ioapic_intr88),
355         &IDTVEC(ioapic_intr89),
356         &IDTVEC(ioapic_intr90),
357         &IDTVEC(ioapic_intr91),
358         &IDTVEC(ioapic_intr92),
359         &IDTVEC(ioapic_intr93),
360         &IDTVEC(ioapic_intr94),
361         &IDTVEC(ioapic_intr95),
362         &IDTVEC(ioapic_intr96),
363         &IDTVEC(ioapic_intr97),
364         &IDTVEC(ioapic_intr98),
365         &IDTVEC(ioapic_intr99),
366         &IDTVEC(ioapic_intr100),
367         &IDTVEC(ioapic_intr101),
368         &IDTVEC(ioapic_intr102),
369         &IDTVEC(ioapic_intr103),
370         &IDTVEC(ioapic_intr104),
371         &IDTVEC(ioapic_intr105),
372         &IDTVEC(ioapic_intr106),
373         &IDTVEC(ioapic_intr107),
374         &IDTVEC(ioapic_intr108),
375         &IDTVEC(ioapic_intr109),
376         &IDTVEC(ioapic_intr110),
377         &IDTVEC(ioapic_intr111),
378         &IDTVEC(ioapic_intr112),
379         &IDTVEC(ioapic_intr113),
380         &IDTVEC(ioapic_intr114),
381         &IDTVEC(ioapic_intr115),
382         &IDTVEC(ioapic_intr116),
383         &IDTVEC(ioapic_intr117),
384         &IDTVEC(ioapic_intr118),
385         &IDTVEC(ioapic_intr119),
386         &IDTVEC(ioapic_intr120),
387         &IDTVEC(ioapic_intr121),
388         &IDTVEC(ioapic_intr122),
389         &IDTVEC(ioapic_intr123),
390         &IDTVEC(ioapic_intr124),
391         &IDTVEC(ioapic_intr125),
392         &IDTVEC(ioapic_intr126),
393         &IDTVEC(ioapic_intr127),
394         &IDTVEC(ioapic_intr128),
395         &IDTVEC(ioapic_intr129),
396         &IDTVEC(ioapic_intr130),
397         &IDTVEC(ioapic_intr131),
398         &IDTVEC(ioapic_intr132),
399         &IDTVEC(ioapic_intr133),
400         &IDTVEC(ioapic_intr134),
401         &IDTVEC(ioapic_intr135),
402         &IDTVEC(ioapic_intr136),
403         &IDTVEC(ioapic_intr137),
404         &IDTVEC(ioapic_intr138),
405         &IDTVEC(ioapic_intr139),
406         &IDTVEC(ioapic_intr140),
407         &IDTVEC(ioapic_intr141),
408         &IDTVEC(ioapic_intr142),
409         &IDTVEC(ioapic_intr143),
410         &IDTVEC(ioapic_intr144),
411         &IDTVEC(ioapic_intr145),
412         &IDTVEC(ioapic_intr146),
413         &IDTVEC(ioapic_intr147),
414         &IDTVEC(ioapic_intr148),
415         &IDTVEC(ioapic_intr149),
416         &IDTVEC(ioapic_intr150),
417         &IDTVEC(ioapic_intr151),
418         &IDTVEC(ioapic_intr152),
419         &IDTVEC(ioapic_intr153),
420         &IDTVEC(ioapic_intr154),
421         &IDTVEC(ioapic_intr155),
422         &IDTVEC(ioapic_intr156),
423         &IDTVEC(ioapic_intr157),
424         &IDTVEC(ioapic_intr158),
425         &IDTVEC(ioapic_intr159),
426         &IDTVEC(ioapic_intr160),
427         &IDTVEC(ioapic_intr161),
428         &IDTVEC(ioapic_intr162),
429         &IDTVEC(ioapic_intr163),
430         &IDTVEC(ioapic_intr164),
431         &IDTVEC(ioapic_intr165),
432         &IDTVEC(ioapic_intr166),
433         &IDTVEC(ioapic_intr167),
434         &IDTVEC(ioapic_intr168),
435         &IDTVEC(ioapic_intr169),
436         &IDTVEC(ioapic_intr170),
437         &IDTVEC(ioapic_intr171),
438         &IDTVEC(ioapic_intr172),
439         &IDTVEC(ioapic_intr173),
440         &IDTVEC(ioapic_intr174),
441         &IDTVEC(ioapic_intr175),
442         &IDTVEC(ioapic_intr176),
443         &IDTVEC(ioapic_intr177),
444         &IDTVEC(ioapic_intr178),
445         &IDTVEC(ioapic_intr179),
446         &IDTVEC(ioapic_intr180),
447         &IDTVEC(ioapic_intr181),
448         &IDTVEC(ioapic_intr182),
449         &IDTVEC(ioapic_intr183),
450         &IDTVEC(ioapic_intr184),
451         &IDTVEC(ioapic_intr185),
452         &IDTVEC(ioapic_intr186),
453         &IDTVEC(ioapic_intr187),
454         &IDTVEC(ioapic_intr188),
455         &IDTVEC(ioapic_intr189),
456         &IDTVEC(ioapic_intr190),
457         &IDTVEC(ioapic_intr191)
458 };
459
460 #define IOAPIC_HWI_SYSCALL      (IDT_OFFSET_SYSCALL - IDT_OFFSET)
461
462 static struct ioapic_irqmap {
463         int                     im_type;        /* IOAPIC_IMT_ */
464         enum intr_trigger       im_trig;
465         enum intr_polarity      im_pola;
466         int                     im_gsi;
467         int                     im_msi_base;
468         uint32_t                im_flags;       /* IOAPIC_IMF_ */
469 } ioapic_irqmaps[MAXCPU][IOAPIC_HWI_VECTORS];
470
471 static struct lwkt_token ioapic_irqmap_tok =
472         LWKT_TOKEN_INITIALIZER(ioapic_irqmap_token);
473
474 #define IOAPIC_IMT_UNUSED       0
475 #define IOAPIC_IMT_RESERVED     1
476 #define IOAPIC_IMT_LINE         2
477 #define IOAPIC_IMT_SYSCALL      3
478 #define IOAPIC_IMT_MSI          4
479
480 #define IOAPIC_IMT_ISHWI(map)   ((map)->im_type != IOAPIC_IMT_RESERVED && \
481                                  (map)->im_type != IOAPIC_IMT_SYSCALL)
482
483 #define IOAPIC_IMF_CONF         0x1
484
485 extern void     IOAPIC_INTREN(int);
486 extern void     IOAPIC_INTRDIS(int);
487
488 extern int      imcr_present;
489
490 static void     ioapic_abi_intr_enable(int);
491 static void     ioapic_abi_intr_disable(int);
492 static void     ioapic_abi_intr_setup(int, int);
493 static void     ioapic_abi_intr_teardown(int);
494 static void     ioapic_abi_intr_config(int,
495                     enum intr_trigger, enum intr_polarity);
496 static int      ioapic_abi_intr_cpuid(int);
497
498 static int      ioapic_abi_msi_alloc(int [], int, int);
499 static void     ioapic_abi_msi_release(const int [], int, int);
500 static void     ioapic_abi_msi_map(int, uint64_t *, uint32_t *, int);
501
502 static void     ioapic_abi_finalize(void);
503 static void     ioapic_abi_cleanup(void);
504 static void     ioapic_abi_setdefault(void);
505 static void     ioapic_abi_stabilize(void);
506 static void     ioapic_abi_initmap(void);
507 static void     ioapic_abi_rman_setup(struct rman *);
508
509 static int      ioapic_abi_gsi_cpuid(int, int);
510
511 struct machintr_abi MachIntrABI_IOAPIC = {
512         MACHINTR_IOAPIC,
513         .intr_disable   = ioapic_abi_intr_disable,
514         .intr_enable    = ioapic_abi_intr_enable,
515         .intr_setup     = ioapic_abi_intr_setup,
516         .intr_teardown  = ioapic_abi_intr_teardown,
517         .intr_config    = ioapic_abi_intr_config,
518         .intr_cpuid     = ioapic_abi_intr_cpuid,
519
520         .msi_alloc      = ioapic_abi_msi_alloc,
521         .msi_release    = ioapic_abi_msi_release,
522         .msi_map        = ioapic_abi_msi_map,
523
524         .finalize       = ioapic_abi_finalize,
525         .cleanup        = ioapic_abi_cleanup,
526         .setdefault     = ioapic_abi_setdefault,
527         .stabilize      = ioapic_abi_stabilize,
528         .initmap        = ioapic_abi_initmap,
529         .rman_setup     = ioapic_abi_rman_setup
530 };
531
532 static int      ioapic_abi_extint_irq = -1;
533 static int      ioapic_abi_line_irq_max;
534 static int      ioapic_abi_gsi_balance;
535 static int      ioapic_abi_msi_start;   /* NOTE: for testing only */
536
537 struct ioapic_irqinfo   ioapic_irqs[IOAPIC_HWI_VECTORS];
538
539 static void
540 ioapic_abi_intr_enable(int irq)
541 {
542         const struct ioapic_irqmap *map;
543
544         KASSERT(irq >= 0 && irq < IOAPIC_HWI_VECTORS,
545             ("ioapic enable, invalid irq %d\n", irq));
546
547         map = &ioapic_irqmaps[mycpuid][irq];
548         KASSERT(IOAPIC_IMT_ISHWI(map),
549             ("ioapic enable, not hwi irq %d, type %d, cpu%d\n",
550              irq, map->im_type, mycpuid));
551         if (map->im_type != IOAPIC_IMT_LINE)
552                 return;
553
554         IOAPIC_INTREN(irq);
555 }
556
557 static void
558 ioapic_abi_intr_disable(int irq)
559 {
560         const struct ioapic_irqmap *map;
561
562         KASSERT(irq >= 0 && irq < IOAPIC_HWI_VECTORS,
563             ("ioapic disable, invalid irq %d\n", irq));
564
565         map = &ioapic_irqmaps[mycpuid][irq];
566         KASSERT(IOAPIC_IMT_ISHWI(map),
567             ("ioapic disable, not hwi irq %d, type %d, cpu%d\n",
568              irq, map->im_type, mycpuid));
569         if (map->im_type != IOAPIC_IMT_LINE)
570                 return;
571
572         IOAPIC_INTRDIS(irq);
573 }
574
575 static void
576 ioapic_abi_finalize(void)
577 {
578         KKASSERT(MachIntrABI.type == MACHINTR_IOAPIC);
579         KKASSERT(ioapic_enable);
580
581         /*
582          * If an IMCR is present, program bit 0 to disconnect the 8259
583          * from the BSP.
584          */
585         if (imcr_present) {
586                 outb(0x22, 0x70);       /* select IMCR */
587                 outb(0x23, 0x01);       /* disconnect 8259 */
588         }
589 }
590
591 /*
592  * This routine is called after physical interrupts are enabled but before
593  * the critical section is released.  We need to clean out any interrupts
594  * that had already been posted to the cpu.
595  */
596 static void
597 ioapic_abi_cleanup(void)
598 {
599         bzero(mdcpu->gd_ipending, sizeof(mdcpu->gd_ipending));
600 }
601
602 /* Must never be called */
603 static void
604 ioapic_abi_stabilize(void)
605 {
606         panic("ioapic_stabilize is called\n");
607 }
608
609 static void
610 ioapic_abi_intr_setup(int intr, int flags)
611 {
612         const struct ioapic_irqmap *map;
613         int vector, select;
614         uint32_t value;
615         register_t ef;
616
617         KASSERT(intr >= 0 && intr < IOAPIC_HWI_VECTORS,
618             ("ioapic setup, invalid irq %d\n", intr));
619
620         map = &ioapic_irqmaps[mycpuid][intr];
621         KASSERT(IOAPIC_IMT_ISHWI(map),
622             ("ioapic setup, not hwi irq %d, type %d, cpu%d",
623              intr, map->im_type, mycpuid));
624         if (map->im_type != IOAPIC_IMT_LINE)
625                 return;
626
627         KASSERT(ioapic_irqs[intr].io_addr != NULL,
628             ("ioapic setup, no GSI information, irq %d\n", intr));
629
630         ef = read_rflags();
631         cpu_disable_intr();
632
633         vector = IDT_OFFSET + intr;
634
635         /*
636          * Now reprogram the vector in the IO APIC.  In order to avoid
637          * losing an EOI for a level interrupt, which is vector based,
638          * make sure that the IO APIC is programmed for edge-triggering
639          * first, then reprogrammed with the new vector.  This should
640          * clear the IRR bit.
641          */
642         imen_lock();
643
644         select = ioapic_irqs[intr].io_idx;
645         value = ioapic_read(ioapic_irqs[intr].io_addr, select);
646         value |= IOART_INTMSET;
647
648         ioapic_write(ioapic_irqs[intr].io_addr, select,
649             (value & ~APIC_TRIGMOD_MASK));
650         ioapic_write(ioapic_irqs[intr].io_addr, select,
651             (value & ~IOART_INTVEC) | vector);
652
653         imen_unlock();
654
655         IOAPIC_INTREN(intr);
656
657         write_rflags(ef);
658 }
659
660 static void
661 ioapic_abi_intr_teardown(int intr)
662 {
663         const struct ioapic_irqmap *map;
664         int vector, select;
665         uint32_t value;
666         register_t ef;
667
668         KASSERT(intr >= 0 && intr < IOAPIC_HWI_VECTORS,
669             ("ioapic teardown, invalid irq %d\n", intr));
670
671         map = &ioapic_irqmaps[mycpuid][intr];
672         KASSERT(IOAPIC_IMT_ISHWI(map),
673             ("ioapic teardown, not hwi irq %d, type %d, cpu%d",
674              intr, map->im_type, mycpuid));
675         if (map->im_type != IOAPIC_IMT_LINE) {
676                 kprintf("ioapic teardown, irq %d cpu%d not LINE\n",
677                     intr, mycpuid);
678                 return;
679         }
680
681         KASSERT(ioapic_irqs[intr].io_addr != NULL,
682             ("ioapic teardown, no GSI information, irq %d\n", intr));
683
684         ef = read_rflags();
685         cpu_disable_intr();
686
687         /*
688          * Teardown an interrupt vector.  The vector should already be
689          * installed in the cpu's IDT, but make sure.
690          */
691         IOAPIC_INTRDIS(intr);
692
693         vector = IDT_OFFSET + intr;
694
695         /*
696          * In order to avoid losing an EOI for a level interrupt, which
697          * is vector based, make sure that the IO APIC is programmed for
698          * edge-triggering first, then reprogrammed with the new vector.
699          * This should clear the IRR bit.
700          */
701         imen_lock();
702
703         select = ioapic_irqs[intr].io_idx;
704         value = ioapic_read(ioapic_irqs[intr].io_addr, select);
705
706         ioapic_write(ioapic_irqs[intr].io_addr, select,
707             (value & ~APIC_TRIGMOD_MASK));
708         ioapic_write(ioapic_irqs[intr].io_addr, select,
709             (value & ~IOART_INTVEC) | vector);
710
711         imen_unlock();
712
713         write_rflags(ef);
714 }
715
716 static void
717 ioapic_abi_setdefault(void)
718 {
719         int intr;
720
721         for (intr = 0; intr < IOAPIC_HWI_VECTORS; ++intr) {
722                 if (intr == IOAPIC_HWI_SYSCALL)
723                         continue;
724                 setidt_global(IDT_OFFSET + intr, ioapic_intr[intr],
725                     SDT_SYSIGT, SEL_KPL, 0);
726         }
727 }
728
729 static void
730 ioapic_abi_initmap(void)
731 {
732         int cpu;
733
734         kgetenv_int("hw.ioapic.gsi.balance", &ioapic_abi_gsi_balance);
735
736         kgetenv_int("hw.ioapic.msi_start", &ioapic_abi_msi_start);
737         ioapic_abi_msi_start &= ~0x1f;  /* MUST be 32 aligned */
738
739         /*
740          * NOTE: ncpus is not ready yet
741          */
742         for (cpu = 0; cpu < MAXCPU; ++cpu) {
743                 int i;
744
745                 for (i = 0; i < IOAPIC_HWI_VECTORS; ++i) {
746                         ioapic_irqmaps[cpu][i].im_gsi = -1;
747                         ioapic_irqmaps[cpu][i].im_msi_base = -1;
748                 }
749                 ioapic_irqmaps[cpu][IOAPIC_HWI_SYSCALL].im_type =
750                     IOAPIC_IMT_SYSCALL;
751         }
752 }
753
754 void
755 ioapic_abi_set_irqmap(int irq, int gsi, enum intr_trigger trig,
756     enum intr_polarity pola)
757 {
758         struct ioapic_irqinfo *info;
759         struct ioapic_irqmap *map;
760         void *ioaddr;
761         int pin, cpuid;
762
763         KKASSERT(trig == INTR_TRIGGER_EDGE || trig == INTR_TRIGGER_LEVEL);
764         KKASSERT(pola == INTR_POLARITY_HIGH || pola == INTR_POLARITY_LOW);
765
766         KKASSERT(irq >= 0 && irq < IOAPIC_HWI_VECTORS);
767         if (irq > ioapic_abi_line_irq_max)
768                 ioapic_abi_line_irq_max = irq;
769
770         cpuid = ioapic_abi_gsi_cpuid(irq, gsi);
771
772         map = &ioapic_irqmaps[cpuid][irq];
773
774         KKASSERT(map->im_type == IOAPIC_IMT_UNUSED);
775         map->im_type = IOAPIC_IMT_LINE;
776
777         map->im_gsi = gsi;
778         map->im_trig = trig;
779         map->im_pola = pola;
780
781         if (bootverbose) {
782                 kprintf("IOAPIC: irq %d -> gsi %d %s/%s\n",
783                         irq, map->im_gsi,
784                         intr_str_trigger(map->im_trig),
785                         intr_str_polarity(map->im_pola));
786         }
787
788         pin = ioapic_gsi_pin(map->im_gsi);
789         ioaddr = ioapic_gsi_ioaddr(map->im_gsi);
790
791         info = &ioapic_irqs[irq];
792
793         imen_lock();
794
795         info->io_addr = ioaddr;
796         info->io_idx = IOAPIC_REDTBL + (2 * pin);
797         info->io_flags = IOAPIC_IRQI_FLAG_MASKED;
798         if (map->im_trig == INTR_TRIGGER_LEVEL)
799                 info->io_flags |= IOAPIC_IRQI_FLAG_LEVEL;
800
801         ioapic_pin_setup(ioaddr, pin, IDT_OFFSET + irq,
802             map->im_trig, map->im_pola, cpuid);
803
804         imen_unlock();
805 }
806
807 void
808 ioapic_abi_fixup_irqmap(void)
809 {
810         int cpu;
811
812         for (cpu = 0; cpu < ncpus; ++cpu) {
813                 int i;
814
815                 for (i = 0; i < ISA_IRQ_CNT; ++i) {
816                         struct ioapic_irqmap *map = &ioapic_irqmaps[cpu][i];
817
818                         if (map->im_type == IOAPIC_IMT_UNUSED) {
819                                 map->im_type = IOAPIC_IMT_RESERVED;
820                                 if (bootverbose) {
821                                         kprintf("IOAPIC: "
822                                             "cpu%d irq %d reserved\n", cpu, i);
823                                 }
824                         }
825                 }
826         }
827
828         ioapic_abi_line_irq_max += 1;
829         if (bootverbose)
830                 kprintf("IOAPIC: line irq max %d\n", ioapic_abi_line_irq_max);
831 }
832
833 int
834 ioapic_abi_find_gsi(int gsi, enum intr_trigger trig, enum intr_polarity pola)
835 {
836         int cpu;
837
838         KKASSERT(trig == INTR_TRIGGER_EDGE || trig == INTR_TRIGGER_LEVEL);
839         KKASSERT(pola == INTR_POLARITY_HIGH || pola == INTR_POLARITY_LOW);
840
841         for (cpu = 0; cpu < ncpus; ++cpu) {
842                 int irq;
843
844                 for (irq = 0; irq < ioapic_abi_line_irq_max; ++irq) {
845                         const struct ioapic_irqmap *map =
846                             &ioapic_irqmaps[cpu][irq];
847
848                         if (map->im_gsi == gsi) {
849                                 KKASSERT(map->im_type == IOAPIC_IMT_LINE);
850
851                                 if (map->im_flags & IOAPIC_IMF_CONF) {
852                                         if (map->im_trig != trig ||
853                                             map->im_pola != pola)
854                                                 return -1;
855                                 }
856                                 return irq;
857                         }
858                 }
859         }
860         return -1;
861 }
862
863 int
864 ioapic_abi_find_irq(int irq, enum intr_trigger trig, enum intr_polarity pola)
865 {
866         int cpu;
867
868         KKASSERT(trig == INTR_TRIGGER_EDGE || trig == INTR_TRIGGER_LEVEL);
869         KKASSERT(pola == INTR_POLARITY_HIGH || pola == INTR_POLARITY_LOW);
870
871         if (irq < 0 || irq >= ioapic_abi_line_irq_max)
872                 return -1;
873
874         for (cpu = 0; cpu < ncpus; ++cpu) {
875                 const struct ioapic_irqmap *map = &ioapic_irqmaps[cpu][irq];
876
877                 if (map->im_type == IOAPIC_IMT_LINE) {
878                         if (map->im_flags & IOAPIC_IMF_CONF) {
879                                 if (map->im_trig != trig ||
880                                     map->im_pola != pola)
881                                         return -1;
882                         }
883                         return irq;
884                 }
885         }
886         return -1;
887 }
888
889 static void
890 ioapic_abi_intr_config(int irq, enum intr_trigger trig, enum intr_polarity pola)
891 {
892         struct ioapic_irqinfo *info;
893         struct ioapic_irqmap *map = NULL;
894         void *ioaddr;
895         int pin, cpuid;
896
897         KKASSERT(trig == INTR_TRIGGER_EDGE || trig == INTR_TRIGGER_LEVEL);
898         KKASSERT(pola == INTR_POLARITY_HIGH || pola == INTR_POLARITY_LOW);
899
900         KKASSERT(irq >= 0 && irq < ioapic_abi_line_irq_max);
901         for (cpuid = 0; cpuid < ncpus; ++cpuid) {
902                 map = &ioapic_irqmaps[cpuid][irq];
903                 if (map->im_type == IOAPIC_IMT_LINE)
904                         break;
905         }
906         KKASSERT(cpuid < ncpus);
907
908 #ifdef notyet
909         if (map->im_flags & IOAPIC_IMF_CONF) {
910                 if (trig != map->im_trig) {
911                         panic("ioapic_intr_config: trig %s -> %s\n",
912                               intr_str_trigger(map->im_trig),
913                               intr_str_trigger(trig));
914                 }
915                 if (pola != map->im_pola) {
916                         panic("ioapic_intr_config: pola %s -> %s\n",
917                               intr_str_polarity(map->im_pola),
918                               intr_str_polarity(pola));
919                 }
920                 return;
921         }
922 #endif
923         map->im_flags |= IOAPIC_IMF_CONF;
924
925         if (trig == map->im_trig && pola == map->im_pola)
926                 return;
927
928         if (bootverbose) {
929                 kprintf("IOAPIC: irq %d, gsi %d %s/%s -> %s/%s\n",
930                         irq, map->im_gsi,
931                         intr_str_trigger(map->im_trig),
932                         intr_str_polarity(map->im_pola),
933                         intr_str_trigger(trig),
934                         intr_str_polarity(pola));
935         }
936         map->im_trig = trig;
937         map->im_pola = pola;
938
939         pin = ioapic_gsi_pin(map->im_gsi);
940         ioaddr = ioapic_gsi_ioaddr(map->im_gsi);
941
942         info = &ioapic_irqs[irq];
943
944         imen_lock();
945
946         info->io_flags &= ~IOAPIC_IRQI_FLAG_LEVEL;
947         if (map->im_trig == INTR_TRIGGER_LEVEL)
948                 info->io_flags |= IOAPIC_IRQI_FLAG_LEVEL;
949
950         ioapic_pin_setup(ioaddr, pin, IDT_OFFSET + irq,
951             map->im_trig, map->im_pola, cpuid);
952
953         imen_unlock();
954 }
955
956 int
957 ioapic_abi_extint_irqmap(int irq)
958 {
959         struct ioapic_irqinfo *info;
960         struct ioapic_irqmap *map;
961         void *ioaddr;
962         int pin, error, vec;
963
964         /* XXX only irq0 is allowed */
965         KKASSERT(irq == 0);
966
967         vec = IDT_OFFSET + irq;
968
969         if (ioapic_abi_extint_irq == irq)
970                 return 0;
971         else if (ioapic_abi_extint_irq >= 0)
972                 return EEXIST;
973
974         error = icu_ioapic_extint(irq, vec);
975         if (error)
976                 return error;
977
978         /* ExtINT is always targeted to cpu0 */
979         map = &ioapic_irqmaps[0][irq];
980
981         KKASSERT(map->im_type == IOAPIC_IMT_RESERVED ||
982                  map->im_type == IOAPIC_IMT_LINE);
983         if (map->im_type == IOAPIC_IMT_LINE) {
984                 if (map->im_flags & IOAPIC_IMF_CONF)
985                         return EEXIST;
986         }
987         ioapic_abi_extint_irq = irq;
988
989         map->im_type = IOAPIC_IMT_LINE;
990         map->im_trig = INTR_TRIGGER_EDGE;
991         map->im_pola = INTR_POLARITY_HIGH;
992         map->im_flags = IOAPIC_IMF_CONF;
993
994         map->im_gsi = ioapic_extpin_gsi();
995         KKASSERT(map->im_gsi >= 0);
996
997         if (bootverbose) {
998                 kprintf("IOAPIC: irq %d -> extint gsi %d %s/%s\n",
999                         irq, map->im_gsi,
1000                         intr_str_trigger(map->im_trig),
1001                         intr_str_polarity(map->im_pola));
1002         }
1003
1004         pin = ioapic_gsi_pin(map->im_gsi);
1005         ioaddr = ioapic_gsi_ioaddr(map->im_gsi);
1006
1007         info = &ioapic_irqs[irq];
1008
1009         imen_lock();
1010
1011         info->io_addr = ioaddr;
1012         info->io_idx = IOAPIC_REDTBL + (2 * pin);
1013         info->io_flags = IOAPIC_IRQI_FLAG_MASKED;
1014
1015         ioapic_extpin_setup(ioaddr, pin, vec);
1016
1017         imen_unlock();
1018
1019         return 0;
1020 }
1021
1022 static int
1023 ioapic_abi_intr_cpuid(int irq)
1024 {
1025         const struct ioapic_irqmap *map = NULL;
1026         int cpuid;
1027
1028         KKASSERT(irq >= 0 && irq < ioapic_abi_line_irq_max);
1029
1030         for (cpuid = 0; cpuid < ncpus; ++cpuid) {
1031                 map = &ioapic_irqmaps[cpuid][irq];
1032                 if (map->im_type == IOAPIC_IMT_LINE)
1033                         return cpuid;
1034         }
1035
1036         /* XXX some drivers tries to peek at reserved IRQs */
1037         for (cpuid = 0; cpuid < ncpus; ++cpuid) {
1038                 map = &ioapic_irqmaps[cpuid][irq];
1039                 KKASSERT(map->im_type == IOAPIC_IMT_RESERVED);
1040         }
1041         return 0;
1042 }
1043
1044 static int
1045 ioapic_abi_gsi_cpuid(int irq, int gsi)
1046 {
1047         char envpath[32];
1048         int cpuid = -1;
1049
1050         KKASSERT(gsi >= 0);
1051
1052         if (irq == 0 || gsi == 0) {
1053                 if (bootverbose) {
1054                         kprintf("IOAPIC: irq %d, gsi %d -> cpu0 (0)\n",
1055                             irq, gsi);
1056                 }
1057                 return 0;
1058         }
1059
1060         if (irq == acpi_sci_irqno()) {
1061                 if (bootverbose) {
1062                         kprintf("IOAPIC: irq %d, gsi %d -> cpu0 (sci)\n",
1063                             irq, gsi);
1064                 }
1065                 return 0;
1066         }
1067
1068         ksnprintf(envpath, sizeof(envpath), "hw.ioapic.gsi.%d.cpu", gsi);
1069         kgetenv_int(envpath, &cpuid);
1070
1071         if (cpuid < 0) {
1072                 if (!ioapic_abi_gsi_balance) {
1073                         if (bootverbose) {
1074                                 kprintf("IOAPIC: irq %d, gsi %d -> cpu0 "
1075                                     "(fixed)\n", irq, gsi);
1076                         }
1077                         return 0;
1078                 }
1079
1080                 cpuid = gsi % ncpus;
1081                 if (bootverbose) {
1082                         kprintf("IOAPIC: irq %d, gsi %d -> cpu%d (auto)\n",
1083                             irq, gsi, cpuid);
1084                 }
1085         } else if (cpuid >= ncpus) {
1086                 cpuid = ncpus - 1;
1087                 if (bootverbose) {
1088                         kprintf("IOAPIC: irq %d, gsi %d -> cpu%d (fixup)\n",
1089                             irq, gsi, cpuid);
1090                 }
1091         } else {
1092                 if (bootverbose) {
1093                         kprintf("IOAPIC: irq %d, gsi %d -> cpu%d (user)\n",
1094                             irq, gsi, cpuid);
1095                 }
1096         }
1097         return cpuid;
1098 }
1099
1100 static void
1101 ioapic_abi_rman_setup(struct rman *rm)
1102 {
1103         int start, end, i;
1104
1105         KASSERT(rm->rm_cpuid >= 0 && rm->rm_cpuid < MAXCPU,
1106             ("invalid rman cpuid %d", rm->rm_cpuid));
1107
1108         start = end = -1;
1109         for (i = 0; i < IOAPIC_HWI_VECTORS; ++i) {
1110                 const struct ioapic_irqmap *map =
1111                     &ioapic_irqmaps[rm->rm_cpuid][i];
1112
1113                 if (start < 0) {
1114                         if (IOAPIC_IMT_ISHWI(map))
1115                                 start = end = i;
1116                 } else {
1117                         if (IOAPIC_IMT_ISHWI(map)) {
1118                                 end = i;
1119                         } else {
1120                                 KKASSERT(end >= 0);
1121                                 if (bootverbose) {
1122                                         kprintf("IOAPIC: rman cpu%d %d - %d\n",
1123                                             rm->rm_cpuid, start, end);
1124                                 }
1125                                 if (rman_manage_region(rm, start, end)) {
1126                                         panic("rman_manage_region"
1127                                             "(cpu%d %d - %d)", rm->rm_cpuid,
1128                                             start, end);
1129                                 }
1130                                 start = end = -1;
1131                         }
1132                 }
1133         }
1134         if (start >= 0) {
1135                 KKASSERT(end >= 0);
1136                 if (bootverbose) {
1137                         kprintf("IOAPIC: rman cpu%d %d - %d\n",
1138                             rm->rm_cpuid, start, end);
1139                 }
1140                 if (rman_manage_region(rm, start, end)) {
1141                         panic("rman_manage_region(cpu%d %d - %d)",
1142                             rm->rm_cpuid, start, end);
1143                 }
1144         }
1145 }
1146
1147 static int
1148 ioapic_abi_msi_alloc(int intrs[], int count, int cpuid)
1149 {
1150         int i, error;
1151
1152         KASSERT(cpuid >= 0 && cpuid < ncpus,
1153             ("invalid cpuid %d", cpuid));
1154
1155         KASSERT(count > 0 && count <= 32, ("invalid count %d\n", count));
1156         KASSERT((count & (count - 1)) == 0,
1157             ("count %d is not power of 2\n", count));
1158
1159         lwkt_gettoken(&ioapic_irqmap_tok);
1160
1161         /*
1162          * NOTE:
1163          * Since IDT_OFFSET is 32, which is the maximum valid 'count',
1164          * we do not need to find out the first properly aligned
1165          * interrupt vector.
1166          */
1167
1168         error = EMSGSIZE;
1169         for (i = ioapic_abi_msi_start; i < IOAPIC_HWI_VECTORS; i += count) {
1170                 int j;
1171
1172                 if (ioapic_irqmaps[cpuid][i].im_type != IOAPIC_IMT_UNUSED)
1173                         continue;
1174
1175                 for (j = 1; j < count; ++j) {
1176                         if (ioapic_irqmaps[cpuid][i + j].im_type !=
1177                             IOAPIC_IMT_UNUSED)
1178                                 break;
1179                 }
1180                 if (j != count)
1181                         continue;
1182
1183                 for (j = 0; j < count; ++j) {
1184                         struct ioapic_irqmap *map;
1185                         int intr = i + j;
1186
1187                         map = &ioapic_irqmaps[cpuid][intr];
1188                         KASSERT(map->im_msi_base < 0,
1189                             ("intr %d, stale MSI-base %d\n",
1190                              intr, map->im_msi_base));
1191
1192                         map->im_type = IOAPIC_IMT_MSI;
1193                         map->im_msi_base = i;
1194
1195                         intrs[j] = intr;
1196                         msi_setup(intr, cpuid);
1197
1198                         if (bootverbose) {
1199                                 kprintf("alloc MSI intr %d on cpu%d\n",
1200                                     intr, cpuid);
1201                         }
1202
1203                 }
1204                 error = 0;
1205                 break;
1206         }
1207
1208         lwkt_reltoken(&ioapic_irqmap_tok);
1209
1210         return error;
1211 }
1212
1213 static void
1214 ioapic_abi_msi_release(const int intrs[], int count, int cpuid)
1215 {
1216         int i, msi_base = -1, intr_next = -1, mask;
1217
1218         KASSERT(cpuid >= 0 && cpuid < ncpus,
1219             ("invalid cpuid %d", cpuid));
1220
1221         KASSERT(count > 0 && count <= 32, ("invalid count %d\n", count));
1222
1223         mask = count - 1;
1224         KASSERT((count & mask) == 0, ("count %d is not power of 2\n", count));
1225
1226         lwkt_gettoken(&ioapic_irqmap_tok);
1227
1228         for (i = 0; i < count; ++i) {
1229                 struct ioapic_irqmap *map;
1230                 int intr = intrs[i];
1231
1232                 KASSERT(intr >= 0 && intr < IOAPIC_HWI_VECTORS,
1233                     ("invalid intr %d\n", intr));
1234
1235                 map = &ioapic_irqmaps[cpuid][intr];
1236                 KASSERT(map->im_type == IOAPIC_IMT_MSI,
1237                     ("try release non-MSI intr %d, type %d\n",
1238                      intr, map->im_type));
1239                 KASSERT(map->im_msi_base >= 0 && map->im_msi_base <= intr,
1240                     ("intr %d, invalid MSI-base %d\n", intr, map->im_msi_base));
1241                 KASSERT((map->im_msi_base & mask) == 0,
1242                     ("intr %d, MSI-base %d is not proper aligned %d\n",
1243                      intr, map->im_msi_base, count));
1244
1245                 if (msi_base < 0) {
1246                         msi_base = map->im_msi_base;
1247                 } else {
1248                         KASSERT(map->im_msi_base == msi_base,
1249                             ("intr %d, inconsistent MSI-base, "
1250                              "was %d, now %d\n",
1251                              intr, msi_base, map->im_msi_base));
1252                 }
1253
1254                 if (intr_next < intr)
1255                         intr_next = intr;
1256
1257                 map->im_type = IOAPIC_IMT_UNUSED;
1258                 map->im_msi_base = -1;
1259
1260                 if (bootverbose)
1261                         kprintf("release MSI intr %d on cpu%d\n", intr, cpuid);
1262         }
1263
1264         KKASSERT(intr_next > 0);
1265         KKASSERT(msi_base >= 0);
1266
1267         ++intr_next;
1268         if (intr_next < IOAPIC_HWI_VECTORS) {
1269                 const struct ioapic_irqmap *map =
1270                     &ioapic_irqmaps[cpuid][intr_next];
1271
1272                 if (map->im_type == IOAPIC_IMT_MSI) {
1273                         KASSERT(map->im_msi_base != msi_base,
1274                             ("more than %d MSI was allocated\n", count));
1275                 }
1276         }
1277
1278         lwkt_reltoken(&ioapic_irqmap_tok);
1279 }
1280
1281 static void
1282 ioapic_abi_msi_map(int intr, uint64_t *addr, uint32_t *data, int cpuid)
1283 {
1284         const struct ioapic_irqmap *map;
1285
1286         KASSERT(cpuid >= 0 && cpuid < ncpus,
1287             ("invalid cpuid %d", cpuid));
1288
1289         KASSERT(intr >= 0 && intr < IOAPIC_HWI_VECTORS,
1290             ("invalid intr %d\n", intr));
1291
1292         lwkt_gettoken(&ioapic_irqmap_tok);
1293
1294         map = &ioapic_irqmaps[cpuid][intr];
1295         KASSERT(map->im_type == IOAPIC_IMT_MSI,
1296             ("try map non-MSI intr %d, type %d\n", intr, map->im_type));
1297         KASSERT(map->im_msi_base >= 0 && map->im_msi_base <= intr,
1298             ("intr %d, invalid MSI-base %d\n", intr, map->im_msi_base));
1299
1300         msi_map(map->im_msi_base, addr, data, cpuid);
1301
1302         if (bootverbose)
1303                 kprintf("map MSI intr %d on cpu%d\n", intr, cpuid);
1304
1305         lwkt_reltoken(&ioapic_irqmap_tok);
1306 }