2 * Copyright (c) 1996, by Steve Passe
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
8 * 1. Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * 2. The name of the developer may NOT be used to endorse or promote products
11 * derived from this software without specific prior written permission.
13 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
14 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
15 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
16 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
17 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
18 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
19 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
20 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
21 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
22 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25 * $FreeBSD: src/sys/i386/i386/mp_machdep.c,v 1.115.2.15 2003/03/14 21:22:35 jhb Exp $
26 * $DragonFly: src/sys/platform/pc32/i386/mp_machdep.c,v 1.60 2008/06/07 12:03:52 mneumann Exp $
31 #include <sys/param.h>
32 #include <sys/systm.h>
33 #include <sys/kernel.h>
34 #include <sys/sysctl.h>
35 #include <sys/malloc.h>
36 #include <sys/memrange.h>
37 #include <sys/cons.h> /* cngetc() */
38 #include <sys/machintr.h>
40 #include <sys/mplock2.h>
43 #include <vm/vm_param.h>
45 #include <vm/vm_kern.h>
46 #include <vm/vm_extern.h>
48 #include <vm/vm_map.h>
54 #include <machine/smp.h>
55 #include <machine_base/apic/apicreg.h>
56 #include <machine/atomic.h>
57 #include <machine/cpufunc.h>
58 #include <machine_base/apic/mpapic.h>
59 #include <machine/psl.h>
60 #include <machine/segments.h>
61 #include <machine/tss.h>
62 #include <machine/specialreg.h>
63 #include <machine/globaldata.h>
65 #include <machine/md_var.h> /* setidt() */
66 #include <machine_base/icu/icu.h> /* IPIs */
67 #include <machine_base/isa/intr_machdep.h> /* IPIs */
69 #define FIXUP_EXTRA_APIC_INTS 8 /* additional entries we may create */
71 #define WARMBOOT_TARGET 0
72 #define WARMBOOT_OFF (KERNBASE + 0x0467)
73 #define WARMBOOT_SEG (KERNBASE + 0x0469)
75 #define BIOS_BASE (0xf0000)
76 #define BIOS_SIZE (0x10000)
77 #define BIOS_COUNT (BIOS_SIZE/4)
79 #define CMOS_REG (0x70)
80 #define CMOS_DATA (0x71)
81 #define BIOS_RESET (0x0f)
82 #define BIOS_WARM (0x0a)
84 #define PROCENTRY_FLAG_EN 0x01
85 #define PROCENTRY_FLAG_BP 0x02
86 #define IOAPICENTRY_FLAG_EN 0x01
89 /* MP Floating Pointer Structure */
90 typedef struct MPFPS {
103 /* MP Configuration Table Header */
104 typedef struct MPCTH {
106 u_short base_table_length;
110 u_char product_id[12];
111 u_int32_t oem_table_pointer;
112 u_short oem_table_size;
114 u_int32_t apic_address;
115 u_short extended_table_length;
116 u_char extended_table_checksum;
121 typedef struct PROCENTRY {
126 u_int32_t cpu_signature;
127 u_int32_t feature_flags;
132 typedef struct BUSENTRY {
138 typedef struct IOAPICENTRY {
143 u_int32_t apic_address;
144 } *io_apic_entry_ptr;
146 typedef struct INTENTRY {
156 /* descriptions of MP basetable entries */
157 typedef struct BASETABLE_ENTRY {
164 * this code MUST be enabled here and in mpboot.s.
165 * it follows the very early stages of AP boot by placing values in CMOS ram.
166 * it NORMALLY will never be needed and thus the primitive method for enabling.
169 #if defined(CHECK_POINTS)
170 #define CHECK_READ(A) (outb(CMOS_REG, (A)), inb(CMOS_DATA))
171 #define CHECK_WRITE(A,D) (outb(CMOS_REG, (A)), outb(CMOS_DATA, (D)))
173 #define CHECK_INIT(D); \
174 CHECK_WRITE(0x34, (D)); \
175 CHECK_WRITE(0x35, (D)); \
176 CHECK_WRITE(0x36, (D)); \
177 CHECK_WRITE(0x37, (D)); \
178 CHECK_WRITE(0x38, (D)); \
179 CHECK_WRITE(0x39, (D));
181 #define CHECK_PRINT(S); \
182 kprintf("%s: %d, %d, %d, %d, %d, %d\n", \
191 #else /* CHECK_POINTS */
193 #define CHECK_INIT(D)
194 #define CHECK_PRINT(S)
196 #endif /* CHECK_POINTS */
199 * Values to send to the POST hardware.
201 #define MP_BOOTADDRESS_POST 0x10
202 #define MP_PROBE_POST 0x11
203 #define MPTABLE_PASS1_POST 0x12
205 #define MP_START_POST 0x13
206 #define MP_ENABLE_POST 0x14
207 #define MPTABLE_PASS2_POST 0x15
209 #define START_ALL_APS_POST 0x16
210 #define INSTALL_AP_TRAMP_POST 0x17
211 #define START_AP_POST 0x18
213 #define MP_ANNOUNCE_POST 0x19
215 static int need_hyperthreading_fixup;
216 static u_int logical_cpus;
217 u_int logical_cpus_mask;
219 /** XXX FIXME: where does this really belong, isa.h/isa.c perhaps? */
220 int current_postcode;
222 /** XXX FIXME: what system files declare these??? */
223 extern struct region_descriptor r_gdt, r_idt;
225 int bsp_apic_ready = 0; /* flags useability of BSP apic */
226 int mp_naps; /* # of Applications processors */
227 int mp_nbusses; /* # of busses */
229 int mp_napics; /* # of IO APICs */
231 int boot_cpu_id; /* designated BSP */
232 vm_offset_t cpu_apic_address;
234 vm_offset_t io_apic_address[NAPICID]; /* NAPICID is more than enough */
235 u_int32_t *io_apic_versions;
239 u_int32_t cpu_apic_versions[MAXCPU];
241 extern int64_t tsc_offsets[];
243 extern u_long ebda_addr;
246 struct apic_intmapinfo int_to_apicintpin[APIC_INTMAPSIZE];
250 * APIC ID logical/physical mapping structures.
251 * We oversize these to simplify boot-time config.
253 int cpu_num_to_apic_id[NAPICID];
255 int io_num_to_apic_id[NAPICID];
257 int apic_id_to_logical[NAPICID];
259 /* AP uses this during bootstrap. Do not staticize. */
264 * SMP page table page. Setup by locore to point to a page table
265 * page from which we allocate per-cpu privatespace areas io_apics,
269 #define IO_MAPPING_START_INDEX \
270 (SMP_MAXCPU * sizeof(struct privatespace) / PAGE_SIZE)
272 extern pt_entry_t *SMPpt;
274 struct pcb stoppcbs[MAXCPU];
276 extern inthand_t IDTVEC(fast_syscall), IDTVEC(fast_syscall32);
279 * Local data and functions.
282 static u_int boot_address;
283 static u_int base_memory;
284 static int mp_finish;
286 static mpfps_t mpfps;
287 static long search_for_sig(u_int32_t target, int count);
288 static void mp_enable(u_int boot_addr);
290 static void mptable_hyperthread_fixup(u_int id_mask);
291 static void mptable_pass1(void);
292 static int mptable_pass2(void);
293 static void default_mp_table(int type);
294 static void fix_mp_table(void);
296 static void setup_apic_irq_mapping(void);
297 static int apic_int_is_bus_type(int intr, int bus_type);
299 static int start_all_aps(u_int boot_addr);
301 static void install_ap_tramp(u_int boot_addr);
303 static int start_ap(struct mdglobaldata *gd, u_int boot_addr, int smibest);
304 static int smitest(void);
306 static cpumask_t smp_startup_mask = 1; /* which cpus have been started */
307 cpumask_t smp_active_mask = 1; /* which cpus are ready for IPIs etc? */
308 SYSCTL_INT(_machdep, OID_AUTO, smp_active, CTLFLAG_RD, &smp_active_mask, 0, "");
309 static u_int bootMP_size;
312 * Calculate usable address in base memory for AP trampoline code.
315 mp_bootaddress(u_int basemem)
317 POSTCODE(MP_BOOTADDRESS_POST);
319 base_memory = basemem;
321 bootMP_size = mptramp_end - mptramp_start;
322 boot_address = trunc_page(basemem * 1024); /* round down to 4k boundary */
323 if (((basemem * 1024) - boot_address) < bootMP_size)
324 boot_address -= PAGE_SIZE; /* not enough, lower by 4k */
325 /* 3 levels of page table pages */
326 mptramp_pagetables = boot_address - (PAGE_SIZE * 3);
328 return mptramp_pagetables;
333 * Look for an Intel MP spec table (ie, SMP capable hardware).
343 * Make sure our SMPpt[] page table is big enough to hold all the
346 KKASSERT(IO_MAPPING_START_INDEX < NPTEPG - 2);
348 POSTCODE(MP_PROBE_POST);
350 /* see if EBDA exists */
351 if (ebda_addr != 0) {
352 /* search first 1K of EBDA */
353 target = (u_int32_t)ebda_addr;
354 if ((x = search_for_sig(target, 1024 / 4)) != -1L)
357 /* last 1K of base memory, effective 'top of base' passed in */
358 target = (u_int32_t) (base_memory - 0x400);
359 if ((x = search_for_sig(target, 1024 / 4)) != -1L)
363 /* search the BIOS */
364 target = (u_int32_t) BIOS_BASE;
365 if ((x = search_for_sig(target, BIOS_COUNT)) != -1L)
374 * Calculate needed resources. We can safely map physical
375 * memory into SMPpt after mptable_pass1() completes.
385 * Startup the SMP processors.
390 POSTCODE(MP_START_POST);
391 mp_enable(boot_address);
396 * Print various information about the SMP system hardware and setup.
403 POSTCODE(MP_ANNOUNCE_POST);
405 kprintf("DragonFly/MP: Multiprocessor motherboard\n");
406 kprintf(" cpu0 (BSP): apic id: %2d", CPU_TO_ID(0));
407 kprintf(", version: 0x%08x", cpu_apic_versions[0]);
408 kprintf(", at 0x%08jx\n", (intmax_t)cpu_apic_address);
409 for (x = 1; x <= mp_naps; ++x) {
410 kprintf(" cpu%d (AP): apic id: %2d", x, CPU_TO_ID(x));
411 kprintf(", version: 0x%08x", cpu_apic_versions[x]);
412 kprintf(", at 0x%08jx\n", (intmax_t)cpu_apic_address);
416 for (x = 0; x < mp_napics; ++x) {
417 kprintf(" io%d (APIC): apic id: %2d", x, IO_TO_ID(x));
418 kprintf(", version: 0x%08x", io_apic_versions[x]);
419 kprintf(", at 0x%08lx\n", io_apic_address[x]);
422 kprintf(" Warning: APIC I/O disabled\n");
427 * AP cpu's call this to sync up protected mode.
429 * WARNING! %gs is not set up on entry. This routine sets up %gs.
435 int x, myid = bootAP;
437 struct mdglobaldata *md;
438 struct privatespace *ps;
440 ps = &CPU_prvspace[myid];
442 gdt_segs[GPROC0_SEL].ssd_base =
443 (long) &ps->mdglobaldata.gd_common_tss;
444 ps->mdglobaldata.mi.gd_prvspace = ps;
446 /* We fill the 32-bit segment descriptors */
447 for (x = 0; x < NGDT; x++) {
448 if (x != GPROC0_SEL && x != (GPROC0_SEL + 1))
449 ssdtosd(&gdt_segs[x], &gdt[myid * NGDT + x]);
451 /* And now a 64-bit one */
452 ssdtosyssd(&gdt_segs[GPROC0_SEL],
453 (struct system_segment_descriptor *)&gdt[myid * NGDT + GPROC0_SEL]);
455 r_gdt.rd_limit = NGDT * sizeof(gdt[0]) - 1;
456 r_gdt.rd_base = (long) &gdt[myid * NGDT];
457 lgdt(&r_gdt); /* does magic intra-segment return */
459 /* lgdt() destroys the GSBASE value, so we load GSBASE after lgdt() */
460 wrmsr(MSR_FSBASE, 0); /* User value */
461 wrmsr(MSR_GSBASE, (u_int64_t)ps);
462 wrmsr(MSR_KGSBASE, 0); /* XXX User value while we're in the kernel */
468 mdcpu->gd_currentldt = _default_ldt;
471 gsel_tss = GSEL(GPROC0_SEL, SEL_KPL);
472 gdt[myid * NGDT + GPROC0_SEL].sd_type = SDT_SYSTSS;
474 md = mdcpu; /* loaded through %gs:0 (mdglobaldata.mi.gd_prvspace)*/
476 md->gd_common_tss.tss_rsp0 = 0; /* not used until after switch */
478 md->gd_common_tss.tss_ioopt = (sizeof md->gd_common_tss) << 16;
480 md->gd_tss_gdt = &gdt[myid * NGDT + GPROC0_SEL];
481 md->gd_common_tssd = *md->gd_tss_gdt;
483 md->gd_common_tss.tss_ist1 = (long)&doublefault_stack[PAGE_SIZE];
488 * Set to a known state:
489 * Set by mpboot.s: CR0_PG, CR0_PE
490 * Set by cpu_setregs: CR0_NE, CR0_MP, CR0_TS, CR0_WP, CR0_AM
493 cr0 &= ~(CR0_CD | CR0_NW | CR0_EM);
496 /* Set up the fast syscall stuff */
497 msr = rdmsr(MSR_EFER) | EFER_SCE;
498 wrmsr(MSR_EFER, msr);
499 wrmsr(MSR_LSTAR, (u_int64_t)IDTVEC(fast_syscall));
500 wrmsr(MSR_CSTAR, (u_int64_t)IDTVEC(fast_syscall32));
501 msr = ((u_int64_t)GSEL(GCODE_SEL, SEL_KPL) << 32) |
502 ((u_int64_t)GSEL(GUCODE32_SEL, SEL_UPL) << 48);
503 wrmsr(MSR_STAR, msr);
504 wrmsr(MSR_SF_MASK, PSL_NT|PSL_T|PSL_I|PSL_C|PSL_D);
506 pmap_set_opt(); /* PSE/4MB pages, etc */
508 /* Initialize the PAT MSR. */
512 /* set up CPU registers and state */
515 /* set up SSE/NX registers */
518 /* set up FPU state on the AP */
519 npxinit(__INITIAL_NPXCW__);
521 /* disable the APIC, just to be SURE */
522 lapic->svr &= ~APIC_SVR_ENABLE;
524 /* data returned to BSP */
525 cpu_apic_versions[0] = lapic->version;
528 /*******************************************************************
529 * local functions and data
533 * start the SMP system
536 mp_enable(u_int boot_addr)
544 POSTCODE(MP_ENABLE_POST);
546 if (cpu_apic_address == 0)
547 panic("pmap_bootstrap: no local apic!");
550 /* turn on 4MB of V == P addressing so we can get to MP table */
551 *(int *)PTD = PG_V | PG_RW | ((uintptr_t)(void *)KPTphys & PG_FRAME);
555 /* examine the MP table for needed info, uses physical addresses */
563 /* can't process default configs till the CPU APIC is pmapped */
567 /* post scan cleanup */
572 setup_apic_irq_mapping();
574 /* fill the LOGICAL io_apic_versions table */
575 for (apic = 0; apic < mp_napics; ++apic) {
576 ux = io_apic_read(apic, IOAPIC_VER);
577 io_apic_versions[apic] = ux;
578 io_apic_set_id(apic, IO_TO_ID(apic));
581 /* program each IO APIC in the system */
582 for (apic = 0; apic < mp_napics; ++apic)
583 if (io_apic_setup(apic) < 0)
584 panic("IO APIC setup failure");
589 * These are required for SMP operation
592 /* install a 'Spurious INTerrupt' vector */
593 setidt(XSPURIOUSINT_OFFSET, Xspuriousint,
594 SDT_SYSIGT, SEL_KPL, 0);
596 /* install an inter-CPU IPI for TLB invalidation */
597 setidt(XINVLTLB_OFFSET, Xinvltlb,
598 SDT_SYSIGT, SEL_KPL, 0);
600 /* install an inter-CPU IPI for IPIQ messaging */
601 setidt(XIPIQ_OFFSET, Xipiq,
602 SDT_SYSIGT, SEL_KPL, 0);
604 /* install a timer vector */
605 setidt(XTIMER_OFFSET, Xtimer,
606 SDT_SYSIGT, SEL_KPL, 0);
608 /* install an inter-CPU IPI for CPU stop/restart */
609 setidt(XCPUSTOP_OFFSET, Xcpustop,
610 SDT_SYSIGT, SEL_KPL, 0);
612 /* start each Application Processor */
613 start_all_aps(boot_addr);
618 * look for the MP spec signature
621 /* string defined by the Intel MP Spec as identifying the MP table */
622 #define MP_SIG 0x5f504d5f /* _MP_ */
623 #define NEXT(X) ((X) += 4)
625 search_for_sig(u_int32_t target, int count)
628 u_int32_t *addr = (u_int32_t *) (KERNBASE + target);
630 for (x = 0; x < count; NEXT(x))
631 if (addr[x] == MP_SIG)
632 /* make array index a byte index */
633 return (long)(&addr[x]);
639 static basetable_entry basetable_entry_types[] =
641 {0, 20, "Processor"},
648 typedef struct BUSDATA {
650 enum busTypes bus_type;
653 typedef struct INTDATA {
663 typedef struct BUSTYPENAME {
668 static bus_type_name bus_type_table[] =
674 {UNKNOWN_BUSTYPE, "---"},
677 {UNKNOWN_BUSTYPE, "---"},
678 {UNKNOWN_BUSTYPE, "---"},
679 {UNKNOWN_BUSTYPE, "---"},
680 {UNKNOWN_BUSTYPE, "---"},
681 {UNKNOWN_BUSTYPE, "---"},
683 {UNKNOWN_BUSTYPE, "---"},
684 {UNKNOWN_BUSTYPE, "---"},
685 {UNKNOWN_BUSTYPE, "---"},
686 {UNKNOWN_BUSTYPE, "---"},
688 {UNKNOWN_BUSTYPE, "---"}
690 /* from MP spec v1.4, table 5-1 */
691 static int default_data[7][5] =
693 /* nbus, id0, type0, id1, type1 */
694 {1, 0, ISA, 255, 255},
695 {1, 0, EISA, 255, 255},
696 {1, 0, EISA, 255, 255},
697 {1, 0, MCA, 255, 255},
699 {2, 0, EISA, 1, PCI},
705 static bus_datum *bus_data;
708 /* the IO INT data, one entry per possible APIC INTerrupt */
709 static io_int *io_apic_ints;
713 static int processor_entry (proc_entry_ptr entry, int cpu);
714 static int bus_entry (bus_entry_ptr entry, int bus);
716 static int io_apic_entry (io_apic_entry_ptr entry, int apic);
717 static int int_entry (int_entry_ptr entry, int intr);
719 static int lookup_bus_type (char *name);
723 * 1st pass on motherboard's Intel MP specification table.
729 * cpu_apic_address (common to all CPUs)
749 POSTCODE(MPTABLE_PASS1_POST);
752 /* clear various tables */
753 for (x = 0; x < NAPICID; ++x) {
754 io_apic_address[x] = ~0; /* IO APIC address table */
758 /* init everything to empty */
767 /* check for use of 'default' configuration */
768 if (mpfps->mpfb1 != 0) {
769 /* use default addresses */
770 cpu_apic_address = DEFAULT_APIC_BASE;
772 io_apic_address[0] = DEFAULT_IO_APIC_BASE;
775 /* fill in with defaults */
776 mp_naps = 2; /* includes BSP */
777 mp_nbusses = default_data[mpfps->mpfb1 - 1][0];
785 panic("MP Configuration Table Header MISSING!");
786 cth = (void *)PHYS_TO_DMAP(mpfps->pap);
788 cpu_apic_address = (vm_offset_t) cth->apic_address;
790 /* walk the table, recording info of interest */
791 totalSize = cth->base_table_length - sizeof(struct MPCTH);
792 position = (u_char *) cth + sizeof(struct MPCTH);
793 count = cth->entry_count;
796 switch (type = *(u_char *) position) {
797 case 0: /* processor_entry */
798 if (((proc_entry_ptr)position)->cpu_flags
799 & PROCENTRY_FLAG_EN) {
802 ((proc_entry_ptr)position)->apic_id;
805 case 1: /* bus_entry */
808 case 2: /* io_apic_entry */
810 if (((io_apic_entry_ptr)position)->apic_flags
811 & IOAPICENTRY_FLAG_EN)
812 io_apic_address[mp_napics++] =
813 (vm_offset_t)((io_apic_entry_ptr)
814 position)->apic_address;
817 case 3: /* int_entry */
822 case 4: /* int_entry */
825 panic("mpfps Base Table HOSED!");
829 totalSize -= basetable_entry_types[type].length;
830 position = (uint8_t *)position +
831 basetable_entry_types[type].length;
835 /* qualify the numbers */
836 if (mp_naps > MAXCPU) {
837 kprintf("Warning: only using %d of %d available CPUs!\n",
842 /* See if we need to fixup HT logical CPUs. */
843 mptable_hyperthread_fixup(id_mask);
845 --mp_naps; /* subtract the BSP */
850 * 2nd pass on motherboard's Intel MP specification table.
854 * ID_TO_IO(N), phy APIC ID to log CPU/IO table
855 * CPU_TO_ID(N), logical CPU to APIC ID table
856 * IO_TO_ID(N), logical IO to APIC ID table
863 struct PROCENTRY proc;
870 int apic, bus, cpu, intr;
873 POSTCODE(MPTABLE_PASS2_POST);
875 /* Initialize fake proc entry for use with HT fixup. */
876 bzero(&proc, sizeof(proc));
878 proc.cpu_flags = PROCENTRY_FLAG_EN;
881 MALLOC(io_apic_versions, u_int32_t *, sizeof(u_int32_t) * mp_napics,
883 MALLOC(ioapic, volatile ioapic_t **, sizeof(ioapic_t *) * mp_napics,
884 M_DEVBUF, M_WAITOK | M_ZERO);
885 MALLOC(io_apic_ints, io_int *, sizeof(io_int) * (nintrs + FIXUP_EXTRA_APIC_INTS),
888 MALLOC(bus_data, bus_datum *, sizeof(bus_datum) * mp_nbusses,
892 for (i = 0; i < mp_napics; i++) {
893 ioapic[i] = permanent_io_mapping(io_apic_address[i]);
897 /* clear various tables */
898 for (x = 0; x < NAPICID; ++x) {
899 CPU_TO_ID(x) = -1; /* logical CPU to APIC ID table */
901 ID_TO_IO(x) = -1; /* phy APIC ID to log CPU/IO table */
902 IO_TO_ID(x) = -1; /* logical IO to APIC ID table */
906 /* clear bus data table */
907 for (x = 0; x < mp_nbusses; ++x)
908 bus_data[x].bus_id = 0xff;
911 /* clear IO APIC INT table */
912 for (x = 0; x < (nintrs + 1); ++x) {
913 io_apic_ints[x].int_type = 0xff;
914 io_apic_ints[x].int_vector = 0xff;
918 /* setup the cpu/apic mapping arrays */
921 /* record whether PIC or virtual-wire mode */
922 machintr_setvar_simple(MACHINTR_VAR_IMCR_PRESENT, mpfps->mpfb2 & 0x80);
924 /* check for use of 'default' configuration */
925 if (mpfps->mpfb1 != 0)
926 return mpfps->mpfb1; /* return default configuration type */
929 panic("MP Configuration Table Header MISSING!");
931 cth = (void *)PHYS_TO_DMAP(mpfps->pap);
932 /* walk the table, recording info of interest */
933 totalSize = cth->base_table_length - sizeof(struct MPCTH);
934 position = (u_char *) cth + sizeof(struct MPCTH);
935 count = cth->entry_count;
936 apic = bus = intr = 0;
937 cpu = 1; /* pre-count the BSP */
940 switch (type = *(u_char *) position) {
942 if (processor_entry(position, cpu))
945 if (need_hyperthreading_fixup) {
947 * Create fake mptable processor entries
948 * and feed them to processor_entry() to
949 * enumerate the logical CPUs.
951 proc.apic_id = ((proc_entry_ptr)position)->apic_id;
952 for (i = 1; i < logical_cpus; i++) {
954 processor_entry(&proc, cpu);
955 logical_cpus_mask |= (1 << cpu);
961 if (bus_entry(position, bus))
966 if (io_apic_entry(position, apic))
972 if (int_entry(position, intr))
977 /* int_entry(position); */
980 panic("mpfps Base Table HOSED!");
984 totalSize -= basetable_entry_types[type].length;
985 position = (uint8_t *)position + basetable_entry_types[type].length;
988 if (boot_cpu_id == -1)
989 panic("NO BSP found!");
991 /* report fact that its NOT a default configuration */
996 * Check if we should perform a hyperthreading "fix-up" to
997 * enumerate any logical CPU's that aren't already listed
1000 * XXX: We assume that all of the physical CPUs in the
1001 * system have the same number of logical CPUs.
1003 * XXX: We assume that APIC ID's are allocated such that
1004 * the APIC ID's for a physical processor are aligned
1005 * with the number of logical CPU's in the processor.
1008 mptable_hyperthread_fixup(u_int id_mask)
1012 /* Nothing to do if there is no HTT support. */
1013 if ((cpu_feature & CPUID_HTT) == 0)
1015 logical_cpus = (cpu_procinfo & CPUID_HTT_CORES) >> 16;
1016 if (logical_cpus <= 1)
1020 * For each APIC ID of a CPU that is set in the mask,
1021 * scan the other candidate APIC ID's for this
1022 * physical processor. If any of those ID's are
1023 * already in the table, then kill the fixup.
1025 for (id = 0; id <= MAXCPU; id++) {
1026 if ((id_mask & 1 << id) == 0)
1028 /* First, make sure we are on a logical_cpus boundary. */
1029 if (id % logical_cpus != 0)
1031 for (i = id + 1; i < id + logical_cpus; i++)
1032 if ((id_mask & 1 << i) != 0)
1037 * Ok, the ID's checked out, so enable the fixup. We have to fixup
1038 * mp_naps right now.
1040 need_hyperthreading_fixup = 1;
1041 mp_naps *= logical_cpus;
1047 assign_apic_irq(int apic, int intpin, int irq)
1051 if (int_to_apicintpin[irq].ioapic != -1)
1052 panic("assign_apic_irq: inconsistent table");
1054 int_to_apicintpin[irq].ioapic = apic;
1055 int_to_apicintpin[irq].int_pin = intpin;
1056 int_to_apicintpin[irq].apic_address = ioapic[apic];
1057 int_to_apicintpin[irq].redirindex = IOAPIC_REDTBL + 2 * intpin;
1059 for (x = 0; x < nintrs; x++) {
1060 if ((io_apic_ints[x].int_type == 0 ||
1061 io_apic_ints[x].int_type == 3) &&
1062 io_apic_ints[x].int_vector == 0xff &&
1063 io_apic_ints[x].dst_apic_id == IO_TO_ID(apic) &&
1064 io_apic_ints[x].dst_apic_int == intpin)
1065 io_apic_ints[x].int_vector = irq;
1070 revoke_apic_irq(int irq)
1076 if (int_to_apicintpin[irq].ioapic == -1)
1077 panic("revoke_apic_irq: inconsistent table");
1079 oldapic = int_to_apicintpin[irq].ioapic;
1080 oldintpin = int_to_apicintpin[irq].int_pin;
1082 int_to_apicintpin[irq].ioapic = -1;
1083 int_to_apicintpin[irq].int_pin = 0;
1084 int_to_apicintpin[irq].apic_address = NULL;
1085 int_to_apicintpin[irq].redirindex = 0;
1087 for (x = 0; x < nintrs; x++) {
1088 if ((io_apic_ints[x].int_type == 0 ||
1089 io_apic_ints[x].int_type == 3) &&
1090 io_apic_ints[x].int_vector != 0xff &&
1091 io_apic_ints[x].dst_apic_id == IO_TO_ID(oldapic) &&
1092 io_apic_ints[x].dst_apic_int == oldintpin)
1093 io_apic_ints[x].int_vector = 0xff;
1101 allocate_apic_irq(int intr)
1107 if (io_apic_ints[intr].int_vector != 0xff)
1108 return; /* Interrupt handler already assigned */
1110 if (io_apic_ints[intr].int_type != 0 &&
1111 (io_apic_ints[intr].int_type != 3 ||
1112 (io_apic_ints[intr].dst_apic_id == IO_TO_ID(0) &&
1113 io_apic_ints[intr].dst_apic_int == 0)))
1114 return; /* Not INT or ExtInt on != (0, 0) */
1117 while (irq < APIC_INTMAPSIZE &&
1118 int_to_apicintpin[irq].ioapic != -1)
1121 if (irq >= APIC_INTMAPSIZE)
1122 return; /* No free interrupt handlers */
1124 apic = ID_TO_IO(io_apic_ints[intr].dst_apic_id);
1125 intpin = io_apic_ints[intr].dst_apic_int;
1127 assign_apic_irq(apic, intpin, irq);
1132 swap_apic_id(int apic, int oldid, int newid)
1139 return; /* Nothing to do */
1141 kprintf("Changing APIC ID for IO APIC #%d from %d to %d in MP table\n",
1142 apic, oldid, newid);
1144 /* Swap physical APIC IDs in interrupt entries */
1145 for (x = 0; x < nintrs; x++) {
1146 if (io_apic_ints[x].dst_apic_id == oldid)
1147 io_apic_ints[x].dst_apic_id = newid;
1148 else if (io_apic_ints[x].dst_apic_id == newid)
1149 io_apic_ints[x].dst_apic_id = oldid;
1152 /* Swap physical APIC IDs in IO_TO_ID mappings */
1153 for (oapic = 0; oapic < mp_napics; oapic++)
1154 if (IO_TO_ID(oapic) == newid)
1157 if (oapic < mp_napics) {
1158 kprintf("Changing APIC ID for IO APIC #%d from "
1159 "%d to %d in MP table\n",
1160 oapic, newid, oldid);
1161 IO_TO_ID(oapic) = oldid;
1163 IO_TO_ID(apic) = newid;
1168 fix_id_to_io_mapping(void)
1172 for (x = 0; x < NAPICID; x++)
1175 for (x = 0; x <= mp_naps; x++)
1176 if (CPU_TO_ID(x) < NAPICID)
1177 ID_TO_IO(CPU_TO_ID(x)) = x;
1179 for (x = 0; x < mp_napics; x++)
1180 if (IO_TO_ID(x) < NAPICID)
1181 ID_TO_IO(IO_TO_ID(x)) = x;
1186 first_free_apic_id(void)
1190 for (freeid = 0; freeid < NAPICID; freeid++) {
1191 for (x = 0; x <= mp_naps; x++)
1192 if (CPU_TO_ID(x) == freeid)
1196 for (x = 0; x < mp_napics; x++)
1197 if (IO_TO_ID(x) == freeid)
1208 io_apic_id_acceptable(int apic, int id)
1210 int cpu; /* Logical CPU number */
1211 int oapic; /* Logical IO APIC number for other IO APIC */
1214 return 0; /* Out of range */
1216 for (cpu = 0; cpu <= mp_naps; cpu++)
1217 if (CPU_TO_ID(cpu) == id)
1218 return 0; /* Conflict with CPU */
1220 for (oapic = 0; oapic < mp_napics && oapic < apic; oapic++)
1221 if (IO_TO_ID(oapic) == id)
1222 return 0; /* Conflict with other APIC */
1224 return 1; /* ID is acceptable for IO APIC */
1229 io_apic_find_int_entry(int apic, int pin)
1233 /* search each of the possible INTerrupt sources */
1234 for (x = 0; x < nintrs; ++x) {
1235 if ((apic == ID_TO_IO(io_apic_ints[x].dst_apic_id)) &&
1236 (pin == io_apic_ints[x].dst_apic_int))
1237 return (&io_apic_ints[x]);
1245 * parse an Intel MP specification table
1253 int apic; /* IO APIC unit number */
1254 int freeid; /* Free physical APIC ID */
1255 int physid; /* Current physical IO APIC ID */
1258 int bus_0 = 0; /* Stop GCC warning */
1259 int bus_pci = 0; /* Stop GCC warning */
1263 * Fix mis-numbering of the PCI bus and its INT entries if the BIOS
1264 * did it wrong. The MP spec says that when more than 1 PCI bus
1265 * exists the BIOS must begin with bus entries for the PCI bus and use
1266 * actual PCI bus numbering. This implies that when only 1 PCI bus
1267 * exists the BIOS can choose to ignore this ordering, and indeed many
1268 * MP motherboards do ignore it. This causes a problem when the PCI
1269 * sub-system makes requests of the MP sub-system based on PCI bus
1270 * numbers. So here we look for the situation and renumber the
1271 * busses and associated INTs in an effort to "make it right".
1274 /* find bus 0, PCI bus, count the number of PCI busses */
1275 for (num_pci_bus = 0, x = 0; x < mp_nbusses; ++x) {
1276 if (bus_data[x].bus_id == 0) {
1279 if (bus_data[x].bus_type == PCI) {
1285 * bus_0 == slot of bus with ID of 0
1286 * bus_pci == slot of last PCI bus encountered
1289 /* check the 1 PCI bus case for sanity */
1290 /* if it is number 0 all is well */
1291 if (num_pci_bus == 1 &&
1292 bus_data[bus_pci].bus_id != 0) {
1294 /* mis-numbered, swap with whichever bus uses slot 0 */
1296 /* swap the bus entry types */
1297 bus_data[bus_pci].bus_type = bus_data[bus_0].bus_type;
1298 bus_data[bus_0].bus_type = PCI;
1301 /* swap each relavant INTerrupt entry */
1302 id = bus_data[bus_pci].bus_id;
1303 for (x = 0; x < nintrs; ++x) {
1304 if (io_apic_ints[x].src_bus_id == id) {
1305 io_apic_ints[x].src_bus_id = 0;
1307 else if (io_apic_ints[x].src_bus_id == 0) {
1308 io_apic_ints[x].src_bus_id = id;
1315 /* Assign IO APIC IDs.
1317 * First try the existing ID. If a conflict is detected, try
1318 * the ID in the MP table. If a conflict is still detected, find
1321 * We cannot use the ID_TO_IO table before all conflicts has been
1322 * resolved and the table has been corrected.
1324 for (apic = 0; apic < mp_napics; ++apic) { /* For all IO APICs */
1326 /* First try to use the value set by the BIOS */
1327 physid = io_apic_get_id(apic);
1328 if (io_apic_id_acceptable(apic, physid)) {
1329 if (IO_TO_ID(apic) != physid)
1330 swap_apic_id(apic, IO_TO_ID(apic), physid);
1334 /* Then check if the value in the MP table is acceptable */
1335 if (io_apic_id_acceptable(apic, IO_TO_ID(apic)))
1338 /* Last resort, find a free APIC ID and use it */
1339 freeid = first_free_apic_id();
1340 if (freeid >= NAPICID)
1341 panic("No free physical APIC IDs found");
1343 if (io_apic_id_acceptable(apic, freeid)) {
1344 swap_apic_id(apic, IO_TO_ID(apic), freeid);
1347 panic("Free physical APIC ID not usable");
1349 fix_id_to_io_mapping();
1353 /* detect and fix broken Compaq MP table */
1354 if (apic_int_type(0, 0) == -1) {
1355 kprintf("APIC_IO: MP table broken: 8259->APIC entry missing!\n");
1356 io_apic_ints[nintrs].int_type = 3; /* ExtInt */
1357 io_apic_ints[nintrs].int_vector = 0xff; /* Unassigned */
1358 /* XXX fixme, set src bus id etc, but it doesn't seem to hurt */
1359 io_apic_ints[nintrs].dst_apic_id = IO_TO_ID(0);
1360 io_apic_ints[nintrs].dst_apic_int = 0; /* Pin 0 */
1362 } else if (apic_int_type(0, 0) == 0) {
1363 kprintf("APIC_IO: MP table broken: ExtINT entry corrupt!\n");
1364 for (x = 0; x < nintrs; ++x)
1365 if ((0 == ID_TO_IO(io_apic_ints[x].dst_apic_id)) &&
1366 (0 == io_apic_ints[x].dst_apic_int)) {
1367 io_apic_ints[x].int_type = 3;
1368 io_apic_ints[x].int_vector = 0xff;
1374 * Fix missing IRQ 15 when IRQ 14 is an ISA interrupt. IDE
1375 * controllers universally come in pairs. If IRQ 14 is specified
1376 * as an ISA interrupt, then IRQ 15 had better be too.
1378 * [ Shuttle XPC / AMD Athlon X2 ]
1379 * The MPTable is missing an entry for IRQ 15. Note that the
1380 * ACPI table has an entry for both 14 and 15.
1382 if (apic_int_type(0, 14) == 0 && apic_int_type(0, 15) == -1) {
1383 kprintf("APIC_IO: MP table broken: IRQ 15 not ISA when IRQ 14 is!\n");
1384 io14 = io_apic_find_int_entry(0, 14);
1385 io_apic_ints[nintrs] = *io14;
1386 io_apic_ints[nintrs].src_bus_irq = 15;
1387 io_apic_ints[nintrs].dst_apic_int = 15;
1395 /* Assign low level interrupt handlers */
1397 setup_apic_irq_mapping(void)
1403 for (x = 0; x < APIC_INTMAPSIZE; x++) {
1404 int_to_apicintpin[x].ioapic = -1;
1405 int_to_apicintpin[x].int_pin = 0;
1406 int_to_apicintpin[x].apic_address = NULL;
1407 int_to_apicintpin[x].redirindex = 0;
1410 /* First assign ISA/EISA interrupts */
1411 for (x = 0; x < nintrs; x++) {
1412 int_vector = io_apic_ints[x].src_bus_irq;
1413 if (int_vector < APIC_INTMAPSIZE &&
1414 io_apic_ints[x].int_vector == 0xff &&
1415 int_to_apicintpin[int_vector].ioapic == -1 &&
1416 (apic_int_is_bus_type(x, ISA) ||
1417 apic_int_is_bus_type(x, EISA)) &&
1418 io_apic_ints[x].int_type == 0) {
1419 assign_apic_irq(ID_TO_IO(io_apic_ints[x].dst_apic_id),
1420 io_apic_ints[x].dst_apic_int,
1425 /* Assign ExtInt entry if no ISA/EISA interrupt 0 entry */
1426 for (x = 0; x < nintrs; x++) {
1427 if (io_apic_ints[x].dst_apic_int == 0 &&
1428 io_apic_ints[x].dst_apic_id == IO_TO_ID(0) &&
1429 io_apic_ints[x].int_vector == 0xff &&
1430 int_to_apicintpin[0].ioapic == -1 &&
1431 io_apic_ints[x].int_type == 3) {
1432 assign_apic_irq(0, 0, 0);
1437 /* Assign PCI interrupts */
1438 for (x = 0; x < nintrs; ++x) {
1439 if (io_apic_ints[x].int_type == 0 &&
1440 io_apic_ints[x].int_vector == 0xff &&
1441 apic_int_is_bus_type(x, PCI))
1442 allocate_apic_irq(x);
1449 processor_entry(proc_entry_ptr entry, int cpu)
1451 /* check for usability */
1452 if (!(entry->cpu_flags & PROCENTRY_FLAG_EN))
1455 if(entry->apic_id >= NAPICID)
1456 panic("CPU APIC ID out of range (0..%d)", NAPICID - 1);
1457 /* check for BSP flag */
1458 if (entry->cpu_flags & PROCENTRY_FLAG_BP) {
1459 boot_cpu_id = entry->apic_id;
1460 CPU_TO_ID(0) = entry->apic_id;
1461 ID_TO_CPU(entry->apic_id) = 0;
1462 return 0; /* its already been counted */
1465 /* add another AP to list, if less than max number of CPUs */
1466 else if (cpu < MAXCPU) {
1467 CPU_TO_ID(cpu) = entry->apic_id;
1468 ID_TO_CPU(entry->apic_id) = cpu;
1477 bus_entry(bus_entry_ptr entry, int bus)
1482 /* encode the name into an index */
1483 for (x = 0; x < 6; ++x) {
1484 if ((c = entry->bus_type[x]) == ' ')
1490 if ((x = lookup_bus_type(name)) == UNKNOWN_BUSTYPE)
1491 panic("unknown bus type: '%s'", name);
1493 bus_data[bus].bus_id = entry->bus_id;
1494 bus_data[bus].bus_type = x;
1502 io_apic_entry(io_apic_entry_ptr entry, int apic)
1504 if (!(entry->apic_flags & IOAPICENTRY_FLAG_EN))
1507 IO_TO_ID(apic) = entry->apic_id;
1508 if (entry->apic_id < NAPICID)
1509 ID_TO_IO(entry->apic_id) = apic;
1517 lookup_bus_type(char *name)
1521 for (x = 0; x < MAX_BUSTYPE; ++x)
1522 if (strcmp(bus_type_table[x].name, name) == 0)
1523 return bus_type_table[x].type;
1525 return UNKNOWN_BUSTYPE;
1531 int_entry(int_entry_ptr entry, int intr)
1535 io_apic_ints[intr].int_type = entry->int_type;
1536 io_apic_ints[intr].int_flags = entry->int_flags;
1537 io_apic_ints[intr].src_bus_id = entry->src_bus_id;
1538 io_apic_ints[intr].src_bus_irq = entry->src_bus_irq;
1539 if (entry->dst_apic_id == 255) {
1540 /* This signal goes to all IO APICS. Select an IO APIC
1541 with sufficient number of interrupt pins */
1542 for (apic = 0; apic < mp_napics; apic++)
1543 if (((io_apic_read(apic, IOAPIC_VER) &
1544 IOART_VER_MAXREDIR) >> MAXREDIRSHIFT) >=
1545 entry->dst_apic_int)
1547 if (apic < mp_napics)
1548 io_apic_ints[intr].dst_apic_id = IO_TO_ID(apic);
1550 io_apic_ints[intr].dst_apic_id = entry->dst_apic_id;
1552 io_apic_ints[intr].dst_apic_id = entry->dst_apic_id;
1553 io_apic_ints[intr].dst_apic_int = entry->dst_apic_int;
1559 apic_int_is_bus_type(int intr, int bus_type)
1563 for (bus = 0; bus < mp_nbusses; ++bus)
1564 if ((bus_data[bus].bus_id == io_apic_ints[intr].src_bus_id)
1565 && ((int) bus_data[bus].bus_type == bus_type))
1572 * Given a traditional ISA INT mask, return an APIC mask.
1575 isa_apic_mask(u_int isa_mask)
1580 #if defined(SKIP_IRQ15_REDIRECT)
1581 if (isa_mask == (1 << 15)) {
1582 kprintf("skipping ISA IRQ15 redirect\n");
1585 #endif /* SKIP_IRQ15_REDIRECT */
1587 isa_irq = ffs(isa_mask); /* find its bit position */
1588 if (isa_irq == 0) /* doesn't exist */
1590 --isa_irq; /* make it zero based */
1592 apic_pin = isa_apic_irq(isa_irq); /* look for APIC connection */
1596 return (1 << apic_pin); /* convert pin# to a mask */
1600 * Determine which APIC pin an ISA/EISA INT is attached to.
1602 #define INTTYPE(I) (io_apic_ints[(I)].int_type)
1603 #define INTPIN(I) (io_apic_ints[(I)].dst_apic_int)
1604 #define INTIRQ(I) (io_apic_ints[(I)].int_vector)
1605 #define INTAPIC(I) (ID_TO_IO(io_apic_ints[(I)].dst_apic_id))
1607 #define SRCBUSIRQ(I) (io_apic_ints[(I)].src_bus_irq)
1609 isa_apic_irq(int isa_irq)
1613 for (intr = 0; intr < nintrs; ++intr) { /* check each record */
1614 if (INTTYPE(intr) == 0) { /* standard INT */
1615 if (SRCBUSIRQ(intr) == isa_irq) {
1616 if (apic_int_is_bus_type(intr, ISA) ||
1617 apic_int_is_bus_type(intr, EISA)) {
1618 if (INTIRQ(intr) == 0xff)
1619 return -1; /* unassigned */
1620 return INTIRQ(intr); /* found */
1625 return -1; /* NOT found */
1630 * Determine which APIC pin a PCI INT is attached to.
1632 #define SRCBUSID(I) (io_apic_ints[(I)].src_bus_id)
1633 #define SRCBUSDEVICE(I) ((io_apic_ints[(I)].src_bus_irq >> 2) & 0x1f)
1634 #define SRCBUSLINE(I) (io_apic_ints[(I)].src_bus_irq & 0x03)
1636 pci_apic_irq(int pciBus, int pciDevice, int pciInt)
1640 --pciInt; /* zero based */
1642 for (intr = 0; intr < nintrs; ++intr) { /* check each record */
1643 if ((INTTYPE(intr) == 0) /* standard INT */
1644 && (SRCBUSID(intr) == pciBus)
1645 && (SRCBUSDEVICE(intr) == pciDevice)
1646 && (SRCBUSLINE(intr) == pciInt)) { /* a candidate IRQ */
1647 if (apic_int_is_bus_type(intr, PCI)) {
1648 if (INTIRQ(intr) == 0xff) {
1649 kprintf("IOAPIC: pci_apic_irq() "
1651 return -1; /* unassigned */
1653 return INTIRQ(intr); /* exact match */
1658 return -1; /* NOT found */
1662 next_apic_irq(int irq)
1669 for (intr = 0; intr < nintrs; intr++) {
1670 if (INTIRQ(intr) != irq || INTTYPE(intr) != 0)
1672 bus = SRCBUSID(intr);
1673 bustype = apic_bus_type(bus);
1674 if (bustype != ISA &&
1680 if (intr >= nintrs) {
1683 for (ointr = intr + 1; ointr < nintrs; ointr++) {
1684 if (INTTYPE(ointr) != 0)
1686 if (bus != SRCBUSID(ointr))
1688 if (bustype == PCI) {
1689 if (SRCBUSDEVICE(intr) != SRCBUSDEVICE(ointr))
1691 if (SRCBUSLINE(intr) != SRCBUSLINE(ointr))
1694 if (bustype == ISA || bustype == EISA) {
1695 if (SRCBUSIRQ(intr) != SRCBUSIRQ(ointr))
1698 if (INTPIN(intr) == INTPIN(ointr))
1702 if (ointr >= nintrs) {
1705 return INTIRQ(ointr);
1720 * Reprogram the MB chipset to NOT redirect an ISA INTerrupt.
1723 * Exactly what this means is unclear at this point. It is a solution
1724 * for motherboards that redirect the MBIRQ0 pin. Generically a motherboard
1725 * could route any of the ISA INTs to upper (>15) IRQ values. But most would
1726 * NOT be redirected via MBIRQ0, thus "undirect()ing" them would NOT be an
1730 undirect_isa_irq(int rirq)
1734 kprintf("Freeing redirected ISA irq %d.\n", rirq);
1735 /** FIXME: tickle the MB redirector chip */
1739 kprintf("Freeing (NOT implemented) redirected ISA irq %d.\n", rirq);
1746 * Reprogram the MB chipset to NOT redirect a PCI INTerrupt
1749 undirect_pci_irq(int rirq)
1753 kprintf("Freeing redirected PCI irq %d.\n", rirq);
1755 /** FIXME: tickle the MB redirector chip */
1759 kprintf("Freeing (NOT implemented) redirected PCI irq %d.\n",
1767 * given a bus ID, return:
1768 * the bus type if found
1772 apic_bus_type(int id)
1776 for (x = 0; x < mp_nbusses; ++x)
1777 if (bus_data[x].bus_id == id)
1778 return bus_data[x].bus_type;
1786 * given a LOGICAL APIC# and pin#, return:
1787 * the associated src bus ID if found
1791 apic_src_bus_id(int apic, int pin)
1795 /* search each of the possible INTerrupt sources */
1796 for (x = 0; x < nintrs; ++x)
1797 if ((apic == ID_TO_IO(io_apic_ints[x].dst_apic_id)) &&
1798 (pin == io_apic_ints[x].dst_apic_int))
1799 return (io_apic_ints[x].src_bus_id);
1801 return -1; /* NOT found */
1805 * given a LOGICAL APIC# and pin#, return:
1806 * the associated src bus IRQ if found
1810 apic_src_bus_irq(int apic, int pin)
1814 for (x = 0; x < nintrs; x++)
1815 if ((apic == ID_TO_IO(io_apic_ints[x].dst_apic_id)) &&
1816 (pin == io_apic_ints[x].dst_apic_int))
1817 return (io_apic_ints[x].src_bus_irq);
1819 return -1; /* NOT found */
1824 * given a LOGICAL APIC# and pin#, return:
1825 * the associated INTerrupt type if found
1829 apic_int_type(int apic, int pin)
1833 /* search each of the possible INTerrupt sources */
1834 for (x = 0; x < nintrs; ++x) {
1835 if ((apic == ID_TO_IO(io_apic_ints[x].dst_apic_id)) &&
1836 (pin == io_apic_ints[x].dst_apic_int))
1837 return (io_apic_ints[x].int_type);
1839 return -1; /* NOT found */
1843 * Return the IRQ associated with an APIC pin
1846 apic_irq(int apic, int pin)
1851 for (x = 0; x < nintrs; ++x) {
1852 if ((apic == ID_TO_IO(io_apic_ints[x].dst_apic_id)) &&
1853 (pin == io_apic_ints[x].dst_apic_int)) {
1854 res = io_apic_ints[x].int_vector;
1857 if (apic != int_to_apicintpin[res].ioapic)
1858 panic("apic_irq: inconsistent table %d/%d", apic, int_to_apicintpin[res].ioapic);
1859 if (pin != int_to_apicintpin[res].int_pin)
1860 panic("apic_irq inconsistent table (2)");
1869 * given a LOGICAL APIC# and pin#, return:
1870 * the associated trigger mode if found
1874 apic_trigger(int apic, int pin)
1878 /* search each of the possible INTerrupt sources */
1879 for (x = 0; x < nintrs; ++x)
1880 if ((apic == ID_TO_IO(io_apic_ints[x].dst_apic_id)) &&
1881 (pin == io_apic_ints[x].dst_apic_int))
1882 return ((io_apic_ints[x].int_flags >> 2) & 0x03);
1884 return -1; /* NOT found */
1889 * given a LOGICAL APIC# and pin#, return:
1890 * the associated 'active' level if found
1894 apic_polarity(int apic, int pin)
1898 /* search each of the possible INTerrupt sources */
1899 for (x = 0; x < nintrs; ++x)
1900 if ((apic == ID_TO_IO(io_apic_ints[x].dst_apic_id)) &&
1901 (pin == io_apic_ints[x].dst_apic_int))
1902 return (io_apic_ints[x].int_flags & 0x03);
1904 return -1; /* NOT found */
1910 * set data according to MP defaults
1911 * FIXME: probably not complete yet...
1914 default_mp_table(int type)
1917 #if defined(APIC_IO)
1920 #endif /* APIC_IO */
1923 kprintf(" MP default config type: %d\n", type);
1926 kprintf(" bus: ISA, APIC: 82489DX\n");
1929 kprintf(" bus: EISA, APIC: 82489DX\n");
1932 kprintf(" bus: EISA, APIC: 82489DX\n");
1935 kprintf(" bus: MCA, APIC: 82489DX\n");
1938 kprintf(" bus: ISA+PCI, APIC: Integrated\n");
1941 kprintf(" bus: EISA+PCI, APIC: Integrated\n");
1944 kprintf(" bus: MCA+PCI, APIC: Integrated\n");
1947 kprintf(" future type\n");
1953 boot_cpu_id = (lapic->id & APIC_ID_MASK) >> 24;
1954 ap_cpu_id = (boot_cpu_id == 0) ? 1 : 0;
1957 CPU_TO_ID(0) = boot_cpu_id;
1958 ID_TO_CPU(boot_cpu_id) = 0;
1960 /* one and only AP */
1961 CPU_TO_ID(1) = ap_cpu_id;
1962 ID_TO_CPU(ap_cpu_id) = 1;
1964 #if defined(APIC_IO)
1965 /* one and only IO APIC */
1966 io_apic_id = (io_apic_read(0, IOAPIC_ID) & APIC_ID_MASK) >> 24;
1969 * sanity check, refer to MP spec section 3.6.6, last paragraph
1970 * necessary as some hardware isn't properly setting up the IO APIC
1972 #if defined(REALLY_ANAL_IOAPICID_VALUE)
1973 if (io_apic_id != 2) {
1975 if ((io_apic_id == 0) || (io_apic_id == 1) || (io_apic_id == 15)) {
1976 #endif /* REALLY_ANAL_IOAPICID_VALUE */
1977 io_apic_set_id(0, 2);
1980 IO_TO_ID(0) = io_apic_id;
1981 ID_TO_IO(io_apic_id) = 0;
1982 #endif /* APIC_IO */
1984 /* fill out bus entries */
1993 bus_data[0].bus_id = default_data[type - 1][1];
1994 bus_data[0].bus_type = default_data[type - 1][2];
1995 bus_data[1].bus_id = default_data[type - 1][3];
1996 bus_data[1].bus_type = default_data[type - 1][4];
1999 /* case 4: case 7: MCA NOT supported */
2000 default: /* illegal/reserved */
2001 panic("BAD default MP config: %d", type);
2005 #if defined(APIC_IO)
2006 /* general cases from MP v1.4, table 5-2 */
2007 for (pin = 0; pin < 16; ++pin) {
2008 io_apic_ints[pin].int_type = 0;
2009 io_apic_ints[pin].int_flags = 0x05; /* edge/active-hi */
2010 io_apic_ints[pin].src_bus_id = 0;
2011 io_apic_ints[pin].src_bus_irq = pin; /* IRQ2 caught below */
2012 io_apic_ints[pin].dst_apic_id = io_apic_id;
2013 io_apic_ints[pin].dst_apic_int = pin; /* 1-to-1 */
2016 /* special cases from MP v1.4, table 5-2 */
2018 io_apic_ints[2].int_type = 0xff; /* N/C */
2019 io_apic_ints[13].int_type = 0xff; /* N/C */
2020 #if !defined(APIC_MIXED_MODE)
2022 panic("sorry, can't support type 2 default yet");
2023 #endif /* APIC_MIXED_MODE */
2026 io_apic_ints[2].src_bus_irq = 0; /* ISA IRQ0 is on APIC INT 2 */
2029 io_apic_ints[0].int_type = 0xff; /* N/C */
2031 io_apic_ints[0].int_type = 3; /* vectored 8259 */
2032 #endif /* APIC_IO */
2036 * Map a physical memory address representing I/O into KVA. The I/O
2037 * block is assumed not to cross a page boundary.
2040 permanent_io_mapping(vm_paddr_t pa)
2042 KKASSERT(pa < 0x100000000LL);
2044 return pmap_mapdev_uncacheable(pa, PAGE_SIZE);
2048 * start each AP in our list
2051 start_all_aps(u_int boot_addr)
2053 vm_offset_t va = boot_address + KERNBASE;
2054 u_int64_t *pt4, *pt3, *pt2;
2060 u_char mpbiosreason;
2061 u_long mpbioswarmvec;
2062 struct mdglobaldata *gd;
2063 struct privatespace *ps;
2065 POSTCODE(START_ALL_APS_POST);
2067 /* Initialize BSP's local APIC */
2068 apic_initialize(TRUE);
2071 /* install the AP 1st level boot code */
2072 pmap_kenter(va, boot_address);
2073 cpu_invlpg((void *)va); /* JG XXX */
2074 bcopy(mptramp_start, (void *)va, bootMP_size);
2076 /* Locate the page tables, they'll be below the trampoline */
2077 pt4 = (u_int64_t *)(uintptr_t)(mptramp_pagetables + KERNBASE);
2078 pt3 = pt4 + (PAGE_SIZE) / sizeof(u_int64_t);
2079 pt2 = pt3 + (PAGE_SIZE) / sizeof(u_int64_t);
2081 /* Create the initial 1GB replicated page tables */
2082 for (i = 0; i < 512; i++) {
2083 /* Each slot of the level 4 pages points to the same level 3 page */
2084 pt4[i] = (u_int64_t)(uintptr_t)(mptramp_pagetables + PAGE_SIZE);
2085 pt4[i] |= PG_V | PG_RW | PG_U;
2087 /* Each slot of the level 3 pages points to the same level 2 page */
2088 pt3[i] = (u_int64_t)(uintptr_t)(mptramp_pagetables + (2 * PAGE_SIZE));
2089 pt3[i] |= PG_V | PG_RW | PG_U;
2091 /* The level 2 page slots are mapped with 2MB pages for 1GB. */
2092 pt2[i] = i * (2 * 1024 * 1024);
2093 pt2[i] |= PG_V | PG_RW | PG_PS | PG_U;
2096 /* save the current value of the warm-start vector */
2097 mpbioswarmvec = *((u_int32_t *) WARMBOOT_OFF);
2098 outb(CMOS_REG, BIOS_RESET);
2099 mpbiosreason = inb(CMOS_DATA);
2101 /* setup a vector to our boot code */
2102 *((volatile u_short *) WARMBOOT_OFF) = WARMBOOT_TARGET;
2103 *((volatile u_short *) WARMBOOT_SEG) = (boot_address >> 4);
2104 outb(CMOS_REG, BIOS_RESET);
2105 outb(CMOS_DATA, BIOS_WARM); /* 'warm-start' */
2108 * If we have a TSC we can figure out the SMI interrupt rate.
2109 * The SMI does not necessarily use a constant rate. Spend
2110 * up to 250ms trying to figure it out.
2113 if (cpu_feature & CPUID_TSC) {
2114 set_apic_timer(275000);
2115 smilast = read_apic_timer();
2116 for (x = 0; x < 20 && read_apic_timer(); ++x) {
2117 smicount = smitest();
2118 if (smibest == 0 || smilast - smicount < smibest)
2119 smibest = smilast - smicount;
2122 if (smibest > 250000)
2125 smibest = smibest * (int64_t)1000000 /
2126 get_apic_timer_frequency();
2130 kprintf("SMI Frequency (worst case): %d Hz (%d us)\n",
2131 1000000 / smibest, smibest);
2134 for (x = 1; x <= mp_naps; ++x) {
2136 /* This is a bit verbose, it will go away soon. */
2138 /* first page of AP's private space */
2139 pg = x * x86_64_btop(sizeof(struct privatespace));
2141 /* allocate new private data page(s) */
2142 gd = (struct mdglobaldata *)kmem_alloc(&kernel_map,
2143 MDGLOBALDATA_BASEALLOC_SIZE);
2145 gd = &CPU_prvspace[x].mdglobaldata; /* official location */
2146 bzero(gd, sizeof(*gd));
2147 gd->mi.gd_prvspace = ps = &CPU_prvspace[x];
2149 /* prime data page for it to use */
2150 mi_gdinit(&gd->mi, x);
2152 gd->gd_CMAP1 = &SMPpt[pg + 0];
2153 gd->gd_CMAP2 = &SMPpt[pg + 1];
2154 gd->gd_CMAP3 = &SMPpt[pg + 2];
2155 gd->gd_PMAP1 = &SMPpt[pg + 3];
2156 gd->gd_CADDR1 = ps->CPAGE1;
2157 gd->gd_CADDR2 = ps->CPAGE2;
2158 gd->gd_CADDR3 = ps->CPAGE3;
2159 gd->gd_PADDR1 = (pt_entry_t *)ps->PPAGE1;
2160 gd->mi.gd_ipiq = (void *)kmem_alloc(&kernel_map, sizeof(lwkt_ipiq) * (mp_naps + 1));
2161 bzero(gd->mi.gd_ipiq, sizeof(lwkt_ipiq) * (mp_naps + 1));
2163 /* setup a vector to our boot code */
2164 *((volatile u_short *) WARMBOOT_OFF) = WARMBOOT_TARGET;
2165 *((volatile u_short *) WARMBOOT_SEG) = (boot_addr >> 4);
2166 outb(CMOS_REG, BIOS_RESET);
2167 outb(CMOS_DATA, BIOS_WARM); /* 'warm-start' */
2170 * Setup the AP boot stack
2172 bootSTK = &ps->idlestack[UPAGES*PAGE_SIZE/2];
2175 /* attempt to start the Application Processor */
2176 CHECK_INIT(99); /* setup checkpoints */
2177 if (!start_ap(gd, boot_addr, smibest)) {
2178 kprintf("AP #%d (PHY# %d) failed!\n", x, CPU_TO_ID(x));
2179 CHECK_PRINT("trace"); /* show checkpoints */
2180 /* better panic as the AP may be running loose */
2181 kprintf("panic y/n? [y] ");
2182 if (cngetc() != 'n')
2185 CHECK_PRINT("trace"); /* show checkpoints */
2187 /* record its version info */
2188 cpu_apic_versions[x] = cpu_apic_versions[0];
2191 /* set ncpus to 1 + highest logical cpu. Not all may have come up */
2194 /* ncpus2 -- ncpus rounded down to the nearest power of 2 */
2195 for (shift = 0; (1 << shift) <= ncpus; ++shift)
2198 ncpus2_shift = shift;
2199 ncpus2 = 1 << shift;
2200 ncpus2_mask = ncpus2 - 1;
2202 /* ncpus_fit -- ncpus rounded up to the nearest power of 2 */
2203 if ((1 << shift) < ncpus)
2205 ncpus_fit = 1 << shift;
2206 ncpus_fit_mask = ncpus_fit - 1;
2208 /* build our map of 'other' CPUs */
2209 mycpu->gd_other_cpus = smp_startup_mask & ~(1 << mycpu->gd_cpuid);
2210 mycpu->gd_ipiq = (void *)kmem_alloc(&kernel_map, sizeof(lwkt_ipiq) * ncpus);
2211 bzero(mycpu->gd_ipiq, sizeof(lwkt_ipiq) * ncpus);
2213 /* fill in our (BSP) APIC version */
2214 cpu_apic_versions[0] = lapic->version;
2216 /* restore the warmstart vector */
2217 *(u_long *) WARMBOOT_OFF = mpbioswarmvec;
2218 outb(CMOS_REG, BIOS_RESET);
2219 outb(CMOS_DATA, mpbiosreason);
2222 * NOTE! The idlestack for the BSP was setup by locore. Finish
2223 * up, clean out the P==V mapping we did earlier.
2227 /* number of APs actually started */
2233 * load the 1st level AP boot code into base memory.
2236 /* targets for relocation */
2237 extern void bigJump(void);
2238 extern void bootCodeSeg(void);
2239 extern void bootDataSeg(void);
2240 extern void MPentry(void);
2241 extern u_int MP_GDT;
2242 extern u_int mp_gdtbase;
2247 install_ap_tramp(u_int boot_addr)
2250 int size = *(int *) ((u_long) & bootMP_size);
2251 u_char *src = (u_char *) ((u_long) bootMP);
2252 u_char *dst = (u_char *) boot_addr + KERNBASE;
2253 u_int boot_base = (u_int) bootMP;
2258 POSTCODE(INSTALL_AP_TRAMP_POST);
2260 for (x = 0; x < size; ++x)
2264 * modify addresses in code we just moved to basemem. unfortunately we
2265 * need fairly detailed info about mpboot.s for this to work. changes
2266 * to mpboot.s might require changes here.
2269 /* boot code is located in KERNEL space */
2270 dst = (u_char *) boot_addr + KERNBASE;
2272 /* modify the lgdt arg */
2273 dst32 = (u_int32_t *) (dst + ((u_int) & mp_gdtbase - boot_base));
2274 *dst32 = boot_addr + ((u_int) & MP_GDT - boot_base);
2276 /* modify the ljmp target for MPentry() */
2277 dst32 = (u_int32_t *) (dst + ((u_int) bigJump - boot_base) + 1);
2278 *dst32 = ((u_int) MPentry - KERNBASE);
2280 /* modify the target for boot code segment */
2281 dst16 = (u_int16_t *) (dst + ((u_int) bootCodeSeg - boot_base));
2282 dst8 = (u_int8_t *) (dst16 + 1);
2283 *dst16 = (u_int) boot_addr & 0xffff;
2284 *dst8 = ((u_int) boot_addr >> 16) & 0xff;
2286 /* modify the target for boot data segment */
2287 dst16 = (u_int16_t *) (dst + ((u_int) bootDataSeg - boot_base));
2288 dst8 = (u_int8_t *) (dst16 + 1);
2289 *dst16 = (u_int) boot_addr & 0xffff;
2290 *dst8 = ((u_int) boot_addr >> 16) & 0xff;
2296 * This function starts the AP (application processor) identified
2297 * by the APIC ID 'physicalCpu'. It does quite a "song and dance"
2298 * to accomplish this. This is necessary because of the nuances
2299 * of the different hardware we might encounter. It ain't pretty,
2300 * but it seems to work.
2302 * NOTE: eventually an AP gets to ap_init(), which is called just
2303 * before the AP goes into the LWKT scheduler's idle loop.
2306 start_ap(struct mdglobaldata *gd, u_int boot_addr, int smibest)
2310 u_long icr_lo, icr_hi;
2312 POSTCODE(START_AP_POST);
2314 /* get the PHYSICAL APIC ID# */
2315 physical_cpu = CPU_TO_ID(gd->mi.gd_cpuid);
2317 /* calculate the vector */
2318 vector = (boot_addr >> 12) & 0xff;
2320 /* We don't want anything interfering */
2323 /* Make sure the target cpu sees everything */
2327 * Try to detect when a SMI has occurred, wait up to 200ms.
2329 * If a SMI occurs during an AP reset but before we issue
2330 * the STARTUP command, the AP may brick. To work around
2331 * this problem we hold off doing the AP startup until
2332 * after we have detected the SMI. Hopefully another SMI
2333 * will not occur before we finish the AP startup.
2335 * Retries don't seem to help. SMIs have a window of opportunity
2336 * and if USB->legacy keyboard emulation is enabled in the BIOS
2337 * the interrupt rate can be quite high.
2339 * NOTE: Don't worry about the L1 cache load, it might bloat
2340 * ldelta a little but ndelta will be so huge when the SMI
2341 * occurs the detection logic will still work fine.
2344 set_apic_timer(200000);
2349 * first we do an INIT/RESET IPI this INIT IPI might be run, reseting
2350 * and running the target CPU. OR this INIT IPI might be latched (P5
2351 * bug), CPU waiting for STARTUP IPI. OR this INIT IPI might be
2354 * see apic/apicreg.h for icr bit definitions.
2356 * TIME CRITICAL CODE, DO NOT DO ANY KPRINTFS IN THE HOT PATH.
2360 * Setup the address for the target AP. We can setup
2361 * icr_hi once and then just trigger operations with
2364 icr_hi = lapic->icr_hi & ~APIC_ID_MASK;
2365 icr_hi |= (physical_cpu << 24);
2366 icr_lo = lapic->icr_lo & 0xfff00000;
2367 lapic->icr_hi = icr_hi;
2370 * Do an INIT IPI: assert RESET
2372 * Use edge triggered mode to assert INIT
2374 lapic->icr_lo = icr_lo | 0x00004500;
2375 while (lapic->icr_lo & APIC_DELSTAT_MASK)
2379 * The spec calls for a 10ms delay but we may have to use a
2380 * MUCH lower delay to avoid bricking an AP due to a fast SMI
2381 * interrupt. We have other loops here too and dividing by 2
2382 * doesn't seem to be enough even after subtracting 350us,
2383 * so we divide by 4.
2385 * Our minimum delay is 150uS, maximum is 10ms. If no SMI
2386 * interrupt was detected we use the full 10ms.
2390 else if (smibest < 150 * 4 + 350)
2392 else if ((smibest - 350) / 4 < 10000)
2393 u_sleep((smibest - 350) / 4);
2398 * Do an INIT IPI: deassert RESET
2400 * Use level triggered mode to deassert. It is unclear
2401 * why we need to do this.
2403 lapic->icr_lo = icr_lo | 0x00008500;
2404 while (lapic->icr_lo & APIC_DELSTAT_MASK)
2406 u_sleep(150); /* wait 150us */
2409 * Next we do a STARTUP IPI: the previous INIT IPI might still be
2410 * latched, (P5 bug) this 1st STARTUP would then terminate
2411 * immediately, and the previously started INIT IPI would continue. OR
2412 * the previous INIT IPI has already run. and this STARTUP IPI will
2413 * run. OR the previous INIT IPI was ignored. and this STARTUP IPI
2416 lapic->icr_lo = icr_lo | 0x00000600 | vector;
2417 while (lapic->icr_lo & APIC_DELSTAT_MASK)
2419 u_sleep(200); /* wait ~200uS */
2422 * Finally we do a 2nd STARTUP IPI: this 2nd STARTUP IPI should run IF
2423 * the previous STARTUP IPI was cancelled by a latched INIT IPI. OR
2424 * this STARTUP IPI will be ignored, as only ONE STARTUP IPI is
2425 * recognized after hardware RESET or INIT IPI.
2427 lapic->icr_lo = icr_lo | 0x00000600 | vector;
2428 while (lapic->icr_lo & APIC_DELSTAT_MASK)
2431 /* Resume normal operation */
2434 /* wait for it to start, see ap_init() */
2435 set_apic_timer(5000000);/* == 5 seconds */
2436 while (read_apic_timer()) {
2437 if (smp_startup_mask & (1 << gd->mi.gd_cpuid))
2438 return 1; /* return SUCCESS */
2441 return 0; /* return FAILURE */
2456 while (read_apic_timer()) {
2458 for (count = 0; count < 100; ++count)
2459 ntsc = rdtsc(); /* force loop to occur */
2461 ndelta = ntsc - ltsc;
2462 if (ldelta > ndelta)
2464 if (ndelta > ldelta * 2)
2467 ldelta = ntsc - ltsc;
2470 return(read_apic_timer());
2474 * Lazy flush the TLB on all other CPU's. DEPRECATED.
2476 * If for some reason we were unable to start all cpus we cannot safely
2477 * use broadcast IPIs.
2483 if (smp_startup_mask == smp_active_mask) {
2484 all_but_self_ipi(XINVLTLB_OFFSET);
2486 selected_apic_ipi(smp_active_mask, XINVLTLB_OFFSET,
2487 APIC_DELMODE_FIXED);
2493 * When called the executing CPU will send an IPI to all other CPUs
2494 * requesting that they halt execution.
2496 * Usually (but not necessarily) called with 'other_cpus' as its arg.
2498 * - Signals all CPUs in map to stop.
2499 * - Waits for each to stop.
2506 * XXX FIXME: this is not MP-safe, needs a lock to prevent multiple CPUs
2507 * from executing at same time.
2510 stop_cpus(u_int map)
2512 map &= smp_active_mask;
2514 /* send the Xcpustop IPI to all CPUs in map */
2515 selected_apic_ipi(map, XCPUSTOP_OFFSET, APIC_DELMODE_FIXED);
2517 while ((stopped_cpus & map) != map)
2525 * Called by a CPU to restart stopped CPUs.
2527 * Usually (but not necessarily) called with 'stopped_cpus' as its arg.
2529 * - Signals all CPUs in map to restart.
2530 * - Waits for each to restart.
2538 restart_cpus(u_int map)
2540 /* signal other cpus to restart */
2541 started_cpus = map & smp_active_mask;
2543 while ((stopped_cpus & map) != 0) /* wait for each to clear its bit */
2550 * This is called once the mpboot code has gotten us properly relocated
2551 * and the MMU turned on, etc. ap_init() is actually the idle thread,
2552 * and when it returns the scheduler will call the real cpu_idle() main
2553 * loop for the idlethread. Interrupts are disabled on entry and should
2554 * remain disabled at return.
2562 * Adjust smp_startup_mask to signal the BSP that we have started
2563 * up successfully. Note that we do not yet hold the BGL. The BSP
2564 * is waiting for our signal.
2566 * We can't set our bit in smp_active_mask yet because we are holding
2567 * interrupts physically disabled and remote cpus could deadlock
2568 * trying to send us an IPI.
2570 smp_startup_mask |= 1 << mycpu->gd_cpuid;
2574 * Interlock for finalization. Wait until mp_finish is non-zero,
2575 * then get the MP lock.
2577 * Note: We are in a critical section.
2579 * Note: We have to synchronize td_mpcount to our desired MP state
2580 * before calling cpu_try_mplock().
2582 * Note: we are the idle thread, we can only spin.
2584 * Note: The load fence is memory volatile and prevents the compiler
2585 * from improperly caching mp_finish, and the cpu from improperly
2588 while (mp_finish == 0)
2590 ++curthread->td_mpcount;
2591 while (cpu_try_mplock() == 0)
2594 if (cpu_feature & CPUID_TSC) {
2596 * The BSP is constantly updating tsc0_offset, figure out the
2597 * relative difference to synchronize ktrdump.
2599 tsc_offsets[mycpu->gd_cpuid] = rdtsc() - tsc0_offset;
2602 /* BSP may have changed PTD while we're waiting for the lock */
2605 #if defined(I586_CPU) && !defined(NO_F00F_HACK)
2609 /* Build our map of 'other' CPUs. */
2610 mycpu->gd_other_cpus = smp_startup_mask & ~(1 << mycpu->gd_cpuid);
2612 kprintf("SMP: AP CPU #%d Launched!\n", mycpu->gd_cpuid);
2614 /* A quick check from sanity claus */
2615 apic_id = (apic_id_to_logical[(lapic->id & 0x0f000000) >> 24]);
2616 if (mycpu->gd_cpuid != apic_id) {
2617 kprintf("SMP: cpuid = %d\n", mycpu->gd_cpuid);
2618 kprintf("SMP: apic_id = %d\n", apic_id);
2620 kprintf("PTD[MPPTDI] = %p\n", (void *)PTD[MPPTDI]);
2622 panic("cpuid mismatch! boom!!");
2625 /* Initialize AP's local APIC for irq's */
2626 apic_initialize(FALSE);
2628 /* Set memory range attributes for this CPU to match the BSP */
2629 mem_range_AP_init();
2632 * Once we go active we must process any IPIQ messages that may
2633 * have been queued, because no actual IPI will occur until we
2634 * set our bit in the smp_active_mask. If we don't the IPI
2635 * message interlock could be left set which would also prevent
2638 * The idle loop doesn't expect the BGL to be held and while
2639 * lwkt_switch() normally cleans things up this is a special case
2640 * because we returning almost directly into the idle loop.
2642 * The idle thread is never placed on the runq, make sure
2643 * nothing we've done put it there.
2645 KKASSERT(curthread->td_mpcount == 1);
2646 smp_active_mask |= 1 << mycpu->gd_cpuid;
2649 * Enable interrupts here. idle_restore will also do it, but
2650 * doing it here lets us clean up any strays that got posted to
2651 * the CPU during the AP boot while we are still in a critical
2654 __asm __volatile("sti; pause; pause"::);
2655 mdcpu->gd_fpending = 0;
2657 initclocks_pcpu(); /* clock interrupts (via IPIs) */
2658 lwkt_process_ipiq();
2661 * Releasing the mp lock lets the BSP finish up the SMP init
2664 KKASSERT((curthread->td_flags & TDF_RUNQ) == 0);
2668 * Get SMP fully working before we start initializing devices.
2676 kprintf("Finish MP startup\n");
2677 if (cpu_feature & CPUID_TSC)
2678 tsc0_offset = rdtsc();
2681 while (smp_active_mask != smp_startup_mask) {
2683 if (cpu_feature & CPUID_TSC)
2684 tsc0_offset = rdtsc();
2686 while (try_mplock() == 0)
2689 kprintf("Active CPU Mask: %08x\n", smp_active_mask);
2692 SYSINIT(finishsmp, SI_BOOT2_FINISH_SMP, SI_ORDER_FIRST, ap_finish, NULL)
2695 cpu_send_ipiq(int dcpu)
2697 if ((1 << dcpu) & smp_active_mask)
2698 single_apic_ipi(dcpu, XIPIQ_OFFSET, APIC_DELMODE_FIXED);
2701 #if 0 /* single_apic_ipi_passive() not working yet */
2703 * Returns 0 on failure, 1 on success
2706 cpu_send_ipiq_passive(int dcpu)
2709 if ((1 << dcpu) & smp_active_mask) {
2710 r = single_apic_ipi_passive(dcpu, XIPIQ_OFFSET,
2711 APIC_DELMODE_FIXED);