Initial import from FreeBSD RELENG_4:
[dragonfly.git] / sys / dev / drm / r128 / r128_drv.h
1 /* r128_drv.h -- Private header for r128 driver -*- linux-c -*-
2  * Created: Mon Dec 13 09:51:11 1999 by faith@precisioninsight.com
3  *
4  * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
5  * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
6  * All rights reserved.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a
9  * copy of this software and associated documentation files (the "Software"),
10  * to deal in the Software without restriction, including without limitation
11  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12  * and/or sell copies of the Software, and to permit persons to whom the
13  * Software is furnished to do so, subject to the following conditions:
14  *
15  * The above copyright notice and this permission notice (including the next
16  * paragraph) shall be included in all copies or substantial portions of the
17  * Software.
18  *
19  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
22  * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
23  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
24  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
25  * DEALINGS IN THE SOFTWARE.
26  *
27  * Authors:
28  *    Rickard E. (Rik) Faith <faith@valinux.com>
29  *    Kevin E. Martin <martin@valinux.com>
30  *    Gareth Hughes <gareth@valinux.com>
31  *    Michel Dänzer <daenzerm@student.ethz.ch>
32  *
33  * $FreeBSD: src/sys/dev/drm/r128_drv.h,v 1.5.2.1 2003/04/26 07:05:29 anholt Exp $
34  */
35
36 #ifndef __R128_DRV_H__
37 #define __R128_DRV_H__
38
39 #define GET_RING_HEAD(ring)             DRM_READ32(  (ring)->ring_rptr, 0 ) /* (ring)->head */
40 #define SET_RING_HEAD(ring,val)         DRM_WRITE32( (ring)->ring_rptr, 0, (val) ) /* (ring)->head */
41
42 typedef struct drm_r128_freelist {
43         unsigned int age;
44         drm_buf_t *buf;
45         struct drm_r128_freelist *next;
46         struct drm_r128_freelist *prev;
47 } drm_r128_freelist_t;
48
49 typedef struct drm_r128_ring_buffer {
50         u32 *start;
51         u32 *end;
52         int size;
53         int size_l2qw;
54
55         volatile u32 *head;
56         u32 tail;
57         u32 tail_mask;
58         int space;
59
60         int high_mark;
61         drm_local_map_t *ring_rptr;
62 } drm_r128_ring_buffer_t;
63
64 typedef struct drm_r128_private {
65         drm_r128_ring_buffer_t ring;
66         drm_r128_sarea_t *sarea_priv;
67
68         int cce_mode;
69         int cce_fifo_size;
70         int cce_running;
71
72         drm_r128_freelist_t *head;
73         drm_r128_freelist_t *tail;
74
75         int usec_timeout;
76         int is_pci;
77         unsigned long phys_pci_gart;
78         dma_addr_t bus_pci_gart;
79         unsigned long cce_buffers_offset;
80
81         atomic_t idle_count;
82
83         int page_flipping;
84         int current_page;
85         u32 crtc_offset;
86         u32 crtc_offset_cntl;
87
88         u32 color_fmt;
89         unsigned int front_offset;
90         unsigned int front_pitch;
91         unsigned int back_offset;
92         unsigned int back_pitch;
93
94         u32 depth_fmt;
95         unsigned int depth_offset;
96         unsigned int depth_pitch;
97         unsigned int span_offset;
98
99         u32 front_pitch_offset_c;
100         u32 back_pitch_offset_c;
101         u32 depth_pitch_offset_c;
102         u32 span_pitch_offset_c;
103
104         drm_local_map_t *sarea;
105         drm_local_map_t *fb;
106         drm_local_map_t *mmio;
107         drm_local_map_t *cce_ring;
108         drm_local_map_t *ring_rptr;
109         drm_local_map_t *buffers;
110         drm_local_map_t *agp_textures;
111 } drm_r128_private_t;
112
113 typedef struct drm_r128_buf_priv {
114         u32 age;
115         int prim;
116         int discard;
117         int dispatched;
118         drm_r128_freelist_t *list_entry;
119 } drm_r128_buf_priv_t;
120
121                                 /* r128_cce.c */
122 extern int r128_cce_init( DRM_IOCTL_ARGS );
123 extern int r128_cce_start( DRM_IOCTL_ARGS );
124 extern int r128_cce_stop( DRM_IOCTL_ARGS );
125 extern int r128_cce_reset( DRM_IOCTL_ARGS );
126 extern int r128_cce_idle( DRM_IOCTL_ARGS );
127 extern int r128_engine_reset( DRM_IOCTL_ARGS );
128 extern int r128_fullscreen( DRM_IOCTL_ARGS );
129 extern int r128_cce_buffers( DRM_IOCTL_ARGS );
130 extern int r128_getparam( DRM_IOCTL_ARGS );
131
132 extern void r128_freelist_reset( drm_device_t *dev );
133 extern drm_buf_t *r128_freelist_get( drm_device_t *dev );
134
135 extern int r128_wait_ring( drm_r128_private_t *dev_priv, int n );
136
137 static __inline__ void
138 r128_update_ring_snapshot( drm_r128_ring_buffer_t *ring )
139 {
140         ring->space = (GET_RING_HEAD( ring ) - ring->tail) * sizeof(u32);
141         if ( ring->space <= 0 )
142                 ring->space += ring->size;
143 }
144
145 extern int r128_do_cce_idle( drm_r128_private_t *dev_priv );
146 extern int r128_do_cleanup_cce( drm_device_t *dev );
147 extern int r128_do_cleanup_pageflip( drm_device_t *dev );
148
149                                 /* r128_state.c */
150 extern int r128_cce_clear( DRM_IOCTL_ARGS );
151 extern int r128_cce_swap( DRM_IOCTL_ARGS );
152 extern int r128_cce_vertex( DRM_IOCTL_ARGS );
153 extern int r128_cce_indices( DRM_IOCTL_ARGS );
154 extern int r128_cce_blit( DRM_IOCTL_ARGS );
155 extern int r128_cce_depth( DRM_IOCTL_ARGS );
156 extern int r128_cce_stipple( DRM_IOCTL_ARGS );
157 extern int r128_cce_indirect( DRM_IOCTL_ARGS );
158
159
160 /* Register definitions, register access macros and drmAddMap constants
161  * for Rage 128 kernel driver.
162  */
163
164 #define R128_AUX_SC_CNTL                0x1660
165 #       define R128_AUX1_SC_EN                  (1 << 0)
166 #       define R128_AUX1_SC_MODE_OR             (0 << 1)
167 #       define R128_AUX1_SC_MODE_NAND           (1 << 1)
168 #       define R128_AUX2_SC_EN                  (1 << 2)
169 #       define R128_AUX2_SC_MODE_OR             (0 << 3)
170 #       define R128_AUX2_SC_MODE_NAND           (1 << 3)
171 #       define R128_AUX3_SC_EN                  (1 << 4)
172 #       define R128_AUX3_SC_MODE_OR             (0 << 5)
173 #       define R128_AUX3_SC_MODE_NAND           (1 << 5)
174 #define R128_AUX1_SC_LEFT               0x1664
175 #define R128_AUX1_SC_RIGHT              0x1668
176 #define R128_AUX1_SC_TOP                0x166c
177 #define R128_AUX1_SC_BOTTOM             0x1670
178 #define R128_AUX2_SC_LEFT               0x1674
179 #define R128_AUX2_SC_RIGHT              0x1678
180 #define R128_AUX2_SC_TOP                0x167c
181 #define R128_AUX2_SC_BOTTOM             0x1680
182 #define R128_AUX3_SC_LEFT               0x1684
183 #define R128_AUX3_SC_RIGHT              0x1688
184 #define R128_AUX3_SC_TOP                0x168c
185 #define R128_AUX3_SC_BOTTOM             0x1690
186
187 #define R128_BRUSH_DATA0                0x1480
188 #define R128_BUS_CNTL                   0x0030
189 #       define R128_BUS_MASTER_DIS              (1 << 6)
190
191 #define R128_CLOCK_CNTL_INDEX           0x0008
192 #define R128_CLOCK_CNTL_DATA            0x000c
193 #       define R128_PLL_WR_EN                   (1 << 7)
194 #define R128_CONSTANT_COLOR_C           0x1d34
195 #define R128_CRTC_OFFSET                0x0224
196 #define R128_CRTC_OFFSET_CNTL           0x0228
197 #       define R128_CRTC_OFFSET_FLIP_CNTL       (1 << 16)
198
199 #define R128_DP_GUI_MASTER_CNTL         0x146c
200 #       define R128_GMC_SRC_PITCH_OFFSET_CNTL   (1    <<  0)
201 #       define R128_GMC_DST_PITCH_OFFSET_CNTL   (1    <<  1)
202 #       define R128_GMC_BRUSH_SOLID_COLOR       (13   <<  4)
203 #       define R128_GMC_BRUSH_NONE              (15   <<  4)
204 #       define R128_GMC_DST_16BPP               (4    <<  8)
205 #       define R128_GMC_DST_24BPP               (5    <<  8)
206 #       define R128_GMC_DST_32BPP               (6    <<  8)
207 #       define R128_GMC_DST_DATATYPE_SHIFT      8
208 #       define R128_GMC_SRC_DATATYPE_COLOR      (3    << 12)
209 #       define R128_DP_SRC_SOURCE_MEMORY        (2    << 24)
210 #       define R128_DP_SRC_SOURCE_HOST_DATA     (3    << 24)
211 #       define R128_GMC_CLR_CMP_CNTL_DIS        (1    << 28)
212 #       define R128_GMC_AUX_CLIP_DIS            (1    << 29)
213 #       define R128_GMC_WR_MSK_DIS              (1    << 30)
214 #       define R128_ROP3_S                      0x00cc0000
215 #       define R128_ROP3_P                      0x00f00000
216 #define R128_DP_WRITE_MASK              0x16cc
217 #define R128_DST_PITCH_OFFSET_C         0x1c80
218 #       define R128_DST_TILE                    (1 << 31)
219
220 #define R128_GEN_INT_CNTL               0x0040
221 #       define R128_CRTC_VBLANK_INT_EN          (1 <<  0)
222 #define R128_GEN_INT_STATUS             0x0044
223 #       define R128_CRTC_VBLANK_INT             (1 <<  0)
224 #       define R128_CRTC_VBLANK_INT_AK          (1 <<  0)
225 #define R128_GEN_RESET_CNTL             0x00f0
226 #       define R128_SOFT_RESET_GUI              (1 <<  0)
227
228 #define R128_GUI_SCRATCH_REG0           0x15e0
229 #define R128_GUI_SCRATCH_REG1           0x15e4
230 #define R128_GUI_SCRATCH_REG2           0x15e8
231 #define R128_GUI_SCRATCH_REG3           0x15ec
232 #define R128_GUI_SCRATCH_REG4           0x15f0
233 #define R128_GUI_SCRATCH_REG5           0x15f4
234
235 #define R128_GUI_STAT                   0x1740
236 #       define R128_GUI_FIFOCNT_MASK            0x0fff
237 #       define R128_GUI_ACTIVE                  (1 << 31)
238
239 #define R128_MCLK_CNTL                  0x000f
240 #       define R128_FORCE_GCP                   (1 << 16)
241 #       define R128_FORCE_PIPE3D_CP             (1 << 17)
242 #       define R128_FORCE_RCP                   (1 << 18)
243
244 #define R128_PC_GUI_CTLSTAT             0x1748
245 #define R128_PC_NGUI_CTLSTAT            0x0184
246 #       define R128_PC_FLUSH_GUI                (3 << 0)
247 #       define R128_PC_RI_GUI                   (1 << 2)
248 #       define R128_PC_FLUSH_ALL                0x00ff
249 #       define R128_PC_BUSY                     (1 << 31)
250
251 #define R128_PCI_GART_PAGE              0x017c
252 #define R128_PRIM_TEX_CNTL_C            0x1cb0
253
254 #define R128_SCALE_3D_CNTL              0x1a00
255 #define R128_SEC_TEX_CNTL_C             0x1d00
256 #define R128_SEC_TEXTURE_BORDER_COLOR_C 0x1d3c
257 #define R128_SETUP_CNTL                 0x1bc4
258 #define R128_STEN_REF_MASK_C            0x1d40
259
260 #define R128_TEX_CNTL_C                 0x1c9c
261 #       define R128_TEX_CACHE_FLUSH             (1 << 23)
262
263 #define R128_WAIT_UNTIL                 0x1720
264 #       define R128_EVENT_CRTC_OFFSET           (1 << 0)
265 #define R128_WINDOW_XY_OFFSET           0x1bcc
266
267
268 /* CCE registers
269  */
270 #define R128_PM4_BUFFER_OFFSET          0x0700
271 #define R128_PM4_BUFFER_CNTL            0x0704
272 #       define R128_PM4_MASK                    (15 << 28)
273 #       define R128_PM4_NONPM4                  (0  << 28)
274 #       define R128_PM4_192PIO                  (1  << 28)
275 #       define R128_PM4_192BM                   (2  << 28)
276 #       define R128_PM4_128PIO_64INDBM          (3  << 28)
277 #       define R128_PM4_128BM_64INDBM           (4  << 28)
278 #       define R128_PM4_64PIO_128INDBM          (5  << 28)
279 #       define R128_PM4_64BM_128INDBM           (6  << 28)
280 #       define R128_PM4_64PIO_64VCBM_64INDBM    (7  << 28)
281 #       define R128_PM4_64BM_64VCBM_64INDBM     (8  << 28)
282 #       define R128_PM4_64PIO_64VCPIO_64INDPIO  (15 << 28)
283
284 #define R128_PM4_BUFFER_WM_CNTL         0x0708
285 #       define R128_WMA_SHIFT                   0
286 #       define R128_WMB_SHIFT                   8
287 #       define R128_WMC_SHIFT                   16
288 #       define R128_WB_WM_SHIFT                 24
289
290 #define R128_PM4_BUFFER_DL_RPTR_ADDR    0x070c
291 #define R128_PM4_BUFFER_DL_RPTR         0x0710
292 #define R128_PM4_BUFFER_DL_WPTR         0x0714
293 #       define R128_PM4_BUFFER_DL_DONE          (1 << 31)
294
295 #define R128_PM4_VC_FPU_SETUP           0x071c
296
297 #define R128_PM4_IW_INDOFF              0x0738
298 #define R128_PM4_IW_INDSIZE             0x073c
299
300 #define R128_PM4_STAT                   0x07b8
301 #       define R128_PM4_FIFOCNT_MASK            0x0fff
302 #       define R128_PM4_BUSY                    (1 << 16)
303 #       define R128_PM4_GUI_ACTIVE              (1 << 31)
304
305 #define R128_PM4_MICROCODE_ADDR         0x07d4
306 #define R128_PM4_MICROCODE_RADDR        0x07d8
307 #define R128_PM4_MICROCODE_DATAH        0x07dc
308 #define R128_PM4_MICROCODE_DATAL        0x07e0
309
310 #define R128_PM4_BUFFER_ADDR            0x07f0
311 #define R128_PM4_MICRO_CNTL             0x07fc
312 #       define R128_PM4_MICRO_FREERUN           (1 << 30)
313
314 #define R128_PM4_FIFO_DATA_EVEN         0x1000
315 #define R128_PM4_FIFO_DATA_ODD          0x1004
316
317
318 /* CCE command packets
319  */
320 #define R128_CCE_PACKET0                0x00000000
321 #define R128_CCE_PACKET1                0x40000000
322 #define R128_CCE_PACKET2                0x80000000
323 #define R128_CCE_PACKET3                0xC0000000
324 #       define R128_CNTL_HOSTDATA_BLT           0x00009400
325 #       define R128_CNTL_PAINT_MULTI            0x00009A00
326 #       define R128_CNTL_BITBLT_MULTI           0x00009B00
327 #       define R128_3D_RNDR_GEN_INDX_PRIM       0x00002300
328
329 #define R128_CCE_PACKET_MASK            0xC0000000
330 #define R128_CCE_PACKET_COUNT_MASK      0x3fff0000
331 #define R128_CCE_PACKET0_REG_MASK       0x000007ff
332 #define R128_CCE_PACKET1_REG0_MASK      0x000007ff
333 #define R128_CCE_PACKET1_REG1_MASK      0x003ff800
334
335 #define R128_CCE_VC_CNTL_PRIM_TYPE_NONE         0x00000000
336 #define R128_CCE_VC_CNTL_PRIM_TYPE_POINT        0x00000001
337 #define R128_CCE_VC_CNTL_PRIM_TYPE_LINE         0x00000002
338 #define R128_CCE_VC_CNTL_PRIM_TYPE_POLY_LINE    0x00000003
339 #define R128_CCE_VC_CNTL_PRIM_TYPE_TRI_LIST     0x00000004
340 #define R128_CCE_VC_CNTL_PRIM_TYPE_TRI_FAN      0x00000005
341 #define R128_CCE_VC_CNTL_PRIM_TYPE_TRI_STRIP    0x00000006
342 #define R128_CCE_VC_CNTL_PRIM_TYPE_TRI_TYPE2    0x00000007
343 #define R128_CCE_VC_CNTL_PRIM_WALK_IND          0x00000010
344 #define R128_CCE_VC_CNTL_PRIM_WALK_LIST         0x00000020
345 #define R128_CCE_VC_CNTL_PRIM_WALK_RING         0x00000030
346 #define R128_CCE_VC_CNTL_NUM_SHIFT              16
347
348 #define R128_DATATYPE_CI8               2
349 #define R128_DATATYPE_ARGB1555          3
350 #define R128_DATATYPE_RGB565            4
351 #define R128_DATATYPE_RGB888            5
352 #define R128_DATATYPE_ARGB8888          6
353 #define R128_DATATYPE_RGB332            7
354 #define R128_DATATYPE_RGB8              9
355 #define R128_DATATYPE_ARGB4444          15
356
357 /* Constants */
358 #define R128_AGP_OFFSET                 0x02000000
359
360 #define R128_WATERMARK_L                16
361 #define R128_WATERMARK_M                8
362 #define R128_WATERMARK_N                8
363 #define R128_WATERMARK_K                128
364
365 #define R128_MAX_USEC_TIMEOUT           100000  /* 100 ms */
366
367 #define R128_LAST_FRAME_REG             R128_GUI_SCRATCH_REG0
368 #define R128_LAST_DISPATCH_REG          R128_GUI_SCRATCH_REG1
369 #define R128_MAX_VB_AGE                 0x7fffffff
370 #define R128_MAX_VB_VERTS               (0xffff)
371
372 #define R128_RING_HIGH_MARK             128
373
374 #define R128_PERFORMANCE_BOXES          0
375
376 #define R128_READ(reg)          DRM_READ32(  dev_priv->mmio, (reg) )
377 #define R128_WRITE(reg,val)     DRM_WRITE32( dev_priv->mmio, (reg), (val) )
378 #define R128_READ8(reg)         DRM_READ8(   dev_priv->mmio, (reg) )
379 #define R128_WRITE8(reg,val)    DRM_WRITE8(  dev_priv->mmio, (reg), (val) )
380
381 #define R128_WRITE_PLL(addr,val)                                        \
382 do {                                                                    \
383         R128_WRITE8(R128_CLOCK_CNTL_INDEX,                              \
384                     ((addr) & 0x1f) | R128_PLL_WR_EN);                  \
385         R128_WRITE(R128_CLOCK_CNTL_DATA, (val));                        \
386 } while (0)
387
388 extern int R128_READ_PLL(drm_device_t *dev, int addr);
389
390
391 #define CCE_PACKET0( reg, n )           (R128_CCE_PACKET0 |             \
392                                          ((n) << 16) | ((reg) >> 2))
393 #define CCE_PACKET1( reg0, reg1 )       (R128_CCE_PACKET1 |             \
394                                          (((reg1) >> 2) << 11) | ((reg0) >> 2))
395 #define CCE_PACKET2()                   (R128_CCE_PACKET2)
396 #define CCE_PACKET3( pkt, n )           (R128_CCE_PACKET3 |             \
397                                          (pkt) | ((n) << 16))
398
399
400 /* ================================================================
401  * Misc helper macros
402  */
403
404 #define RING_SPACE_TEST_WITH_RETURN( dev_priv )                         \
405 do {                                                                    \
406         drm_r128_ring_buffer_t *ring = &dev_priv->ring; int i;          \
407         if ( ring->space < ring->high_mark ) {                          \
408                 for ( i = 0 ; i < dev_priv->usec_timeout ; i++ ) {      \
409                         r128_update_ring_snapshot( ring );              \
410                         if ( ring->space >= ring->high_mark )           \
411                                 goto __ring_space_done;                 \
412                         DRM_UDELAY(1);                          \
413                 }                                                       \
414                 DRM_ERROR( "ring space check failed!\n" );              \
415                 return DRM_ERR(EBUSY);                          \
416         }                                                               \
417  __ring_space_done:                                                     \
418         ;                                                               \
419 } while (0)
420
421 #define VB_AGE_TEST_WITH_RETURN( dev_priv )                             \
422 do {                                                                    \
423         drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;            \
424         if ( sarea_priv->last_dispatch >= R128_MAX_VB_AGE ) {           \
425                 int __ret = r128_do_cce_idle( dev_priv );               \
426                 if ( __ret ) return __ret;                              \
427                 sarea_priv->last_dispatch = 0;                          \
428                 r128_freelist_reset( dev );                             \
429         }                                                               \
430 } while (0)
431
432 #define R128_WAIT_UNTIL_PAGE_FLIPPED() do {                             \
433         OUT_RING( CCE_PACKET0( R128_WAIT_UNTIL, 0 ) );                  \
434         OUT_RING( R128_EVENT_CRTC_OFFSET );                             \
435 } while (0)
436
437
438 /* ================================================================
439  * Ring control
440  */
441
442 #if defined(__powerpc__)
443 #define r128_flush_write_combine()      (void) GET_RING_HEAD( &dev_priv->ring )
444 #else
445 #define r128_flush_write_combine()      DRM_WRITEMEMORYBARRIER(dev_priv->ring_rptr)
446 #endif
447
448
449 #define R128_VERBOSE    0
450
451 #define RING_LOCALS                                                     \
452         int write; unsigned int tail_mask; volatile u32 *ring;
453
454 #define BEGIN_RING( n ) do {                                            \
455         if ( R128_VERBOSE ) {                                           \
456                 DRM_INFO( "BEGIN_RING( %d ) in %s\n",                   \
457                            (n), __FUNCTION__ );                         \
458         }                                                               \
459         if ( dev_priv->ring.space <= (n) * sizeof(u32) ) {              \
460                 r128_wait_ring( dev_priv, (n) * sizeof(u32) );          \
461         }                                                               \
462         dev_priv->ring.space -= (n) * sizeof(u32);                      \
463         ring = dev_priv->ring.start;                                    \
464         write = dev_priv->ring.tail;                                    \
465         tail_mask = dev_priv->ring.tail_mask;                           \
466 } while (0)
467
468 /* You can set this to zero if you want.  If the card locks up, you'll
469  * need to keep this set.  It works around a bug in early revs of the
470  * Rage 128 chipset, where the CCE would read 32 dwords past the end of
471  * the ring buffer before wrapping around.
472  */
473 #define R128_BROKEN_CCE 1
474
475 #define ADVANCE_RING() do {                                             \
476         if ( R128_VERBOSE ) {                                           \
477                 DRM_INFO( "ADVANCE_RING() wr=0x%06x tail=0x%06x\n",     \
478                           write, dev_priv->ring.tail );                 \
479         }                                                               \
480         if ( R128_BROKEN_CCE && write < 32 ) {                          \
481                 memcpy( dev_priv->ring.end,                             \
482                         dev_priv->ring.start,                           \
483                         write * sizeof(u32) );                          \
484         }                                                               \
485         r128_flush_write_combine();                                     \
486         dev_priv->ring.tail = write;                                    \
487         R128_WRITE( R128_PM4_BUFFER_DL_WPTR, write );                   \
488 } while (0)
489
490 #define OUT_RING( x ) do {                                              \
491         if ( R128_VERBOSE ) {                                           \
492                 DRM_INFO( "   OUT_RING( 0x%08x ) at 0x%x\n",            \
493                            (unsigned int)(x), write );                  \
494         }                                                               \
495         ring[write++] = cpu_to_le32( x );                               \
496         write &= tail_mask;                                             \
497 } while (0)
498
499 #endif /* __R128_DRV_H__ */