drm/radeon: Update to Linux 4.7.10
[dragonfly.git] / sys / dev / drm / radeon / atombios_crtc.c
1 /*
2  * Copyright 2007-8 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice shall be included in
13  * all copies or substantial portions of the Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21  * OTHER DEALINGS IN THE SOFTWARE.
22  *
23  * Authors: Dave Airlie
24  *          Alex Deucher
25  */
26 #include <drm/drmP.h>
27 #include <drm/drm_crtc_helper.h>
28 #include <drm/drm_fb_helper.h>
29 #include <drm/radeon_drm.h>
30 #include <drm/drm_fixed.h>
31 #include "radeon.h"
32 #include "atom.h"
33 #include "atom-bits.h"
34
35 static void atombios_overscan_setup(struct drm_crtc *crtc,
36                                     struct drm_display_mode *mode,
37                                     struct drm_display_mode *adjusted_mode)
38 {
39         struct drm_device *dev = crtc->dev;
40         struct radeon_device *rdev = dev->dev_private;
41         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
42         SET_CRTC_OVERSCAN_PS_ALLOCATION args;
43         int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
44         int a1, a2;
45
46         memset(&args, 0, sizeof(args));
47
48         args.ucCRTC = radeon_crtc->crtc_id;
49
50         switch (radeon_crtc->rmx_type) {
51         case RMX_CENTER:
52                 args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
53                 args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
54                 args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
55                 args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
56                 break;
57         case RMX_ASPECT:
58                 a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
59                 a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
60
61                 if (a1 > a2) {
62                         args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
63                         args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
64                 } else if (a2 > a1) {
65                         args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
66                         args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
67                 }
68                 break;
69         case RMX_FULL:
70         default:
71                 args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
72                 args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
73                 args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
74                 args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
75                 break;
76         }
77         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
78 }
79
80 static void atombios_scaler_setup(struct drm_crtc *crtc)
81 {
82         struct drm_device *dev = crtc->dev;
83         struct radeon_device *rdev = dev->dev_private;
84         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
85         ENABLE_SCALER_PS_ALLOCATION args;
86         int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
87         struct radeon_encoder *radeon_encoder =
88                 to_radeon_encoder(radeon_crtc->encoder);
89         /* fixme - fill in enc_priv for atom dac */
90         enum radeon_tv_std tv_std = TV_STD_NTSC;
91         bool is_tv = false, is_cv = false;
92
93         if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
94                 return;
95
96         if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
97                 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
98                 tv_std = tv_dac->tv_std;
99                 is_tv = true;
100         }
101
102         memset(&args, 0, sizeof(args));
103
104         args.ucScaler = radeon_crtc->crtc_id;
105
106         if (is_tv) {
107                 switch (tv_std) {
108                 case TV_STD_NTSC:
109                 default:
110                         args.ucTVStandard = ATOM_TV_NTSC;
111                         break;
112                 case TV_STD_PAL:
113                         args.ucTVStandard = ATOM_TV_PAL;
114                         break;
115                 case TV_STD_PAL_M:
116                         args.ucTVStandard = ATOM_TV_PALM;
117                         break;
118                 case TV_STD_PAL_60:
119                         args.ucTVStandard = ATOM_TV_PAL60;
120                         break;
121                 case TV_STD_NTSC_J:
122                         args.ucTVStandard = ATOM_TV_NTSCJ;
123                         break;
124                 case TV_STD_SCART_PAL:
125                         args.ucTVStandard = ATOM_TV_PAL; /* ??? */
126                         break;
127                 case TV_STD_SECAM:
128                         args.ucTVStandard = ATOM_TV_SECAM;
129                         break;
130                 case TV_STD_PAL_CN:
131                         args.ucTVStandard = ATOM_TV_PALCN;
132                         break;
133                 }
134                 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
135         } else if (is_cv) {
136                 args.ucTVStandard = ATOM_TV_CV;
137                 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
138         } else {
139                 switch (radeon_crtc->rmx_type) {
140                 case RMX_FULL:
141                         args.ucEnable = ATOM_SCALER_EXPANSION;
142                         break;
143                 case RMX_CENTER:
144                         args.ucEnable = ATOM_SCALER_CENTER;
145                         break;
146                 case RMX_ASPECT:
147                         args.ucEnable = ATOM_SCALER_EXPANSION;
148                         break;
149                 default:
150                         if (ASIC_IS_AVIVO(rdev))
151                                 args.ucEnable = ATOM_SCALER_DISABLE;
152                         else
153                                 args.ucEnable = ATOM_SCALER_CENTER;
154                         break;
155                 }
156         }
157         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
158         if ((is_tv || is_cv)
159             && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
160                 atom_rv515_force_tv_scaler(rdev, radeon_crtc);
161         }
162 }
163
164 static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
165 {
166         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
167         struct drm_device *dev = crtc->dev;
168         struct radeon_device *rdev = dev->dev_private;
169         int index =
170             GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
171         ENABLE_CRTC_PS_ALLOCATION args;
172
173         memset(&args, 0, sizeof(args));
174
175         args.ucCRTC = radeon_crtc->crtc_id;
176         args.ucEnable = lock;
177
178         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
179 }
180
181 static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
182 {
183         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
184         struct drm_device *dev = crtc->dev;
185         struct radeon_device *rdev = dev->dev_private;
186         int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
187         ENABLE_CRTC_PS_ALLOCATION args;
188
189         memset(&args, 0, sizeof(args));
190
191         args.ucCRTC = radeon_crtc->crtc_id;
192         args.ucEnable = state;
193
194         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
195 }
196
197 static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
198 {
199         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
200         struct drm_device *dev = crtc->dev;
201         struct radeon_device *rdev = dev->dev_private;
202         int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
203         ENABLE_CRTC_PS_ALLOCATION args;
204
205         memset(&args, 0, sizeof(args));
206
207         args.ucCRTC = radeon_crtc->crtc_id;
208         args.ucEnable = state;
209
210         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
211 }
212
213 static const u32 vga_control_regs[6] =
214 {
215         AVIVO_D1VGA_CONTROL,
216         AVIVO_D2VGA_CONTROL,
217         EVERGREEN_D3VGA_CONTROL,
218         EVERGREEN_D4VGA_CONTROL,
219         EVERGREEN_D5VGA_CONTROL,
220         EVERGREEN_D6VGA_CONTROL,
221 };
222
223 static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
224 {
225         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
226         struct drm_device *dev = crtc->dev;
227         struct radeon_device *rdev = dev->dev_private;
228         int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
229         BLANK_CRTC_PS_ALLOCATION args;
230         u32 vga_control = 0;
231
232         memset(&args, 0, sizeof(args));
233
234         if (ASIC_IS_DCE8(rdev)) {
235                 vga_control = RREG32(vga_control_regs[radeon_crtc->crtc_id]);
236                 WREG32(vga_control_regs[radeon_crtc->crtc_id], vga_control | 1);
237         }
238
239         args.ucCRTC = radeon_crtc->crtc_id;
240         args.ucBlanking = state;
241
242         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
243
244         if (ASIC_IS_DCE8(rdev)) {
245                 WREG32(vga_control_regs[radeon_crtc->crtc_id], vga_control);
246         }
247 }
248
249 static void atombios_powergate_crtc(struct drm_crtc *crtc, int state)
250 {
251         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
252         struct drm_device *dev = crtc->dev;
253         struct radeon_device *rdev = dev->dev_private;
254         int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
255         ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1 args;
256
257         memset(&args, 0, sizeof(args));
258
259         args.ucDispPipeId = radeon_crtc->crtc_id;
260         args.ucEnable = state;
261
262         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
263 }
264
265 void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
266 {
267         struct drm_device *dev = crtc->dev;
268         struct radeon_device *rdev = dev->dev_private;
269         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
270
271         switch (mode) {
272         case DRM_MODE_DPMS_ON:
273                 radeon_crtc->enabled = true;
274                 atombios_enable_crtc(crtc, ATOM_ENABLE);
275                 if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
276                         atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
277                 atombios_blank_crtc(crtc, ATOM_DISABLE);
278                 if (dev->num_crtcs > radeon_crtc->crtc_id)
279                         drm_vblank_on(dev, radeon_crtc->crtc_id);
280                 radeon_crtc_load_lut(crtc);
281                 break;
282         case DRM_MODE_DPMS_STANDBY:
283         case DRM_MODE_DPMS_SUSPEND:
284         case DRM_MODE_DPMS_OFF:
285                 if (dev->num_crtcs > radeon_crtc->crtc_id)
286                         drm_vblank_off(dev, radeon_crtc->crtc_id);
287                 if (radeon_crtc->enabled)
288                         atombios_blank_crtc(crtc, ATOM_ENABLE);
289                 if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
290                         atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
291                 atombios_enable_crtc(crtc, ATOM_DISABLE);
292                 radeon_crtc->enabled = false;
293                 break;
294         }
295         /* adjust pm to dpms */
296         radeon_pm_compute_clocks(rdev);
297 }
298
299 static void
300 atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
301                              struct drm_display_mode *mode)
302 {
303         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
304         struct drm_device *dev = crtc->dev;
305         struct radeon_device *rdev = dev->dev_private;
306         SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
307         int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
308         u16 misc = 0;
309
310         memset(&args, 0, sizeof(args));
311         args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
312         args.usH_Blanking_Time =
313                 cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
314         args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
315         args.usV_Blanking_Time =
316                 cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
317         args.usH_SyncOffset =
318                 cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
319         args.usH_SyncWidth =
320                 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
321         args.usV_SyncOffset =
322                 cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
323         args.usV_SyncWidth =
324                 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
325         args.ucH_Border = radeon_crtc->h_border;
326         args.ucV_Border = radeon_crtc->v_border;
327
328         if (mode->flags & DRM_MODE_FLAG_NVSYNC)
329                 misc |= ATOM_VSYNC_POLARITY;
330         if (mode->flags & DRM_MODE_FLAG_NHSYNC)
331                 misc |= ATOM_HSYNC_POLARITY;
332         if (mode->flags & DRM_MODE_FLAG_CSYNC)
333                 misc |= ATOM_COMPOSITESYNC;
334         if (mode->flags & DRM_MODE_FLAG_INTERLACE)
335                 misc |= ATOM_INTERLACE;
336         if (mode->flags & DRM_MODE_FLAG_DBLCLK)
337                 misc |= ATOM_DOUBLE_CLOCK_MODE;
338         if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
339                 misc |= ATOM_H_REPLICATIONBY2 | ATOM_V_REPLICATIONBY2;
340
341         args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
342         args.ucCRTC = radeon_crtc->crtc_id;
343
344         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
345 }
346
347 static void atombios_crtc_set_timing(struct drm_crtc *crtc,
348                                      struct drm_display_mode *mode)
349 {
350         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
351         struct drm_device *dev = crtc->dev;
352         struct radeon_device *rdev = dev->dev_private;
353         SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
354         int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
355         u16 misc = 0;
356
357         memset(&args, 0, sizeof(args));
358         args.usH_Total = cpu_to_le16(mode->crtc_htotal);
359         args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
360         args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
361         args.usH_SyncWidth =
362                 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
363         args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
364         args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
365         args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
366         args.usV_SyncWidth =
367                 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
368
369         args.ucOverscanRight = radeon_crtc->h_border;
370         args.ucOverscanLeft = radeon_crtc->h_border;
371         args.ucOverscanBottom = radeon_crtc->v_border;
372         args.ucOverscanTop = radeon_crtc->v_border;
373
374         if (mode->flags & DRM_MODE_FLAG_NVSYNC)
375                 misc |= ATOM_VSYNC_POLARITY;
376         if (mode->flags & DRM_MODE_FLAG_NHSYNC)
377                 misc |= ATOM_HSYNC_POLARITY;
378         if (mode->flags & DRM_MODE_FLAG_CSYNC)
379                 misc |= ATOM_COMPOSITESYNC;
380         if (mode->flags & DRM_MODE_FLAG_INTERLACE)
381                 misc |= ATOM_INTERLACE;
382         if (mode->flags & DRM_MODE_FLAG_DBLCLK)
383                 misc |= ATOM_DOUBLE_CLOCK_MODE;
384         if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
385                 misc |= ATOM_H_REPLICATIONBY2 | ATOM_V_REPLICATIONBY2;
386
387         args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
388         args.ucCRTC = radeon_crtc->crtc_id;
389
390         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
391 }
392
393 static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
394 {
395         u32 ss_cntl;
396
397         if (ASIC_IS_DCE4(rdev)) {
398                 switch (pll_id) {
399                 case ATOM_PPLL1:
400                         ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
401                         ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
402                         WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
403                         break;
404                 case ATOM_PPLL2:
405                         ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
406                         ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
407                         WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
408                         break;
409                 case ATOM_DCPLL:
410                 case ATOM_PPLL_INVALID:
411                         return;
412                 }
413         } else if (ASIC_IS_AVIVO(rdev)) {
414                 switch (pll_id) {
415                 case ATOM_PPLL1:
416                         ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
417                         ss_cntl &= ~1;
418                         WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
419                         break;
420                 case ATOM_PPLL2:
421                         ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
422                         ss_cntl &= ~1;
423                         WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
424                         break;
425                 case ATOM_DCPLL:
426                 case ATOM_PPLL_INVALID:
427                         return;
428                 }
429         }
430 }
431
432
433 union atom_enable_ss {
434         ENABLE_LVDS_SS_PARAMETERS lvds_ss;
435         ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
436         ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
437         ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
438         ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
439 };
440
441 static void atombios_crtc_program_ss(struct radeon_device *rdev,
442                                      int enable,
443                                      int pll_id,
444                                      int crtc_id,
445                                      struct radeon_atom_ss *ss)
446 {
447         unsigned i;
448         int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
449         union atom_enable_ss args;
450
451         if (enable) {
452                 /* Don't mess with SS if percentage is 0 or external ss.
453                  * SS is already disabled previously, and disabling it
454                  * again can cause display problems if the pll is already
455                  * programmed.
456                  */
457                 if (ss->percentage == 0)
458                         return;
459                 if (ss->type & ATOM_EXTERNAL_SS_MASK)
460                         return;
461         } else {
462                 for (i = 0; i < rdev->num_crtc; i++) {
463                         if (rdev->mode_info.crtcs[i] &&
464                             rdev->mode_info.crtcs[i]->enabled &&
465                             i != crtc_id &&
466                             pll_id == rdev->mode_info.crtcs[i]->pll_id) {
467                                 /* one other crtc is using this pll don't turn
468                                  * off spread spectrum as it might turn off
469                                  * display on active crtc
470                                  */
471                                 return;
472                         }
473                 }
474         }
475
476         memset(&args, 0, sizeof(args));
477
478         if (ASIC_IS_DCE5(rdev)) {
479                 args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
480                 args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
481                 switch (pll_id) {
482                 case ATOM_PPLL1:
483                         args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
484                         break;
485                 case ATOM_PPLL2:
486                         args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
487                         break;
488                 case ATOM_DCPLL:
489                         args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
490                         break;
491                 case ATOM_PPLL_INVALID:
492                         return;
493                 }
494                 args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
495                 args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
496                 args.v3.ucEnable = enable;
497         } else if (ASIC_IS_DCE4(rdev)) {
498                 args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
499                 args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
500                 switch (pll_id) {
501                 case ATOM_PPLL1:
502                         args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
503                         break;
504                 case ATOM_PPLL2:
505                         args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
506                         break;
507                 case ATOM_DCPLL:
508                         args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
509                         break;
510                 case ATOM_PPLL_INVALID:
511                         return;
512                 }
513                 args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
514                 args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
515                 args.v2.ucEnable = enable;
516         } else if (ASIC_IS_DCE3(rdev)) {
517                 args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
518                 args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
519                 args.v1.ucSpreadSpectrumStep = ss->step;
520                 args.v1.ucSpreadSpectrumDelay = ss->delay;
521                 args.v1.ucSpreadSpectrumRange = ss->range;
522                 args.v1.ucPpll = pll_id;
523                 args.v1.ucEnable = enable;
524         } else if (ASIC_IS_AVIVO(rdev)) {
525                 if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
526                     (ss->type & ATOM_EXTERNAL_SS_MASK)) {
527                         atombios_disable_ss(rdev, pll_id);
528                         return;
529                 }
530                 args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
531                 args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
532                 args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
533                 args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
534                 args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
535                 args.lvds_ss_2.ucEnable = enable;
536         } else {
537                 if (enable == ATOM_DISABLE) {
538                         atombios_disable_ss(rdev, pll_id);
539                         return;
540                 }
541                 args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
542                 args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
543                 args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
544                 args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
545                 args.lvds_ss.ucEnable = enable;
546         }
547         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
548 }
549
550 union adjust_pixel_clock {
551         ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
552         ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
553 };
554
555 static u32 atombios_adjust_pll(struct drm_crtc *crtc,
556                                struct drm_display_mode *mode)
557 {
558         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
559         struct drm_device *dev = crtc->dev;
560         struct radeon_device *rdev = dev->dev_private;
561         struct drm_encoder *encoder = radeon_crtc->encoder;
562         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
563         struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
564         u32 adjusted_clock = mode->clock;
565         int encoder_mode = atombios_get_encoder_mode(encoder);
566         u32 dp_clock = mode->clock;
567         u32 clock = mode->clock;
568         int bpc = radeon_crtc->bpc;
569         bool is_duallink = radeon_dig_monitor_is_duallink(encoder, mode->clock);
570
571         /* reset the pll flags */
572         radeon_crtc->pll_flags = 0;
573
574         if (ASIC_IS_AVIVO(rdev)) {
575                 if ((rdev->family == CHIP_RS600) ||
576                     (rdev->family == CHIP_RS690) ||
577                     (rdev->family == CHIP_RS740))
578                         radeon_crtc->pll_flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
579                                 RADEON_PLL_PREFER_CLOSEST_LOWER);
580
581                 if (ASIC_IS_DCE32(rdev) && mode->clock > 200000)        /* range limits??? */
582                         radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
583                 else
584                         radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
585
586                 if (rdev->family < CHIP_RV770)
587                         radeon_crtc->pll_flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
588                 /* use frac fb div on APUs */
589                 if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
590                         radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
591                 /* use frac fb div on RS780/RS880 */
592                 if (((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880))
593                     && !radeon_crtc->ss_enabled)
594                         radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
595                 if (ASIC_IS_DCE32(rdev) && mode->clock > 165000)
596                         radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
597         } else {
598                 radeon_crtc->pll_flags |= RADEON_PLL_LEGACY;
599
600                 if (mode->clock > 200000)       /* range limits??? */
601                         radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
602                 else
603                         radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
604         }
605
606         if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
607             (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
608                 if (connector) {
609                         struct radeon_connector *radeon_connector = to_radeon_connector(connector);
610                         struct radeon_connector_atom_dig *dig_connector =
611                                 radeon_connector->con_priv;
612
613                         dp_clock = dig_connector->dp_clock;
614                 }
615         }
616
617         if (radeon_encoder->is_mst_encoder) {
618                 struct radeon_encoder_mst *mst_enc = radeon_encoder->enc_priv;
619                 struct radeon_connector_atom_dig *dig_connector = mst_enc->connector->con_priv;
620
621                 dp_clock = dig_connector->dp_clock;
622         }
623
624         /* use recommended ref_div for ss */
625         if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
626                 if (radeon_crtc->ss_enabled) {
627                         if (radeon_crtc->ss.refdiv) {
628                                 radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
629                                 radeon_crtc->pll_reference_div = radeon_crtc->ss.refdiv;
630                                 if (ASIC_IS_AVIVO(rdev) &&
631                                     rdev->family != CHIP_RS780 &&
632                                     rdev->family != CHIP_RS880)
633                                         radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
634                         }
635                 }
636         }
637
638         if (ASIC_IS_AVIVO(rdev)) {
639                 /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
640                 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
641                         adjusted_clock = mode->clock * 2;
642                 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
643                         radeon_crtc->pll_flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
644                 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
645                         radeon_crtc->pll_flags |= RADEON_PLL_IS_LCD;
646         } else {
647                 if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
648                         radeon_crtc->pll_flags |= RADEON_PLL_NO_ODD_POST_DIV;
649                 if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
650                         radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
651         }
652
653         /* adjust pll for deep color modes */
654         if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
655                 switch (bpc) {
656                 case 8:
657                 default:
658                         break;
659                 case 10:
660                         clock = (clock * 5) / 4;
661                         break;
662                 case 12:
663                         clock = (clock * 3) / 2;
664                         break;
665                 case 16:
666                         clock = clock * 2;
667                         break;
668                 }
669         }
670
671         /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
672          * accordingly based on the encoder/transmitter to work around
673          * special hw requirements.
674          */
675         if (ASIC_IS_DCE3(rdev)) {
676                 union adjust_pixel_clock args;
677                 u8 frev, crev;
678                 int index;
679
680                 index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
681                 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
682                                            &crev))
683                         return adjusted_clock;
684
685                 memset(&args, 0, sizeof(args));
686
687                 switch (frev) {
688                 case 1:
689                         switch (crev) {
690                         case 1:
691                         case 2:
692                                 args.v1.usPixelClock = cpu_to_le16(clock / 10);
693                                 args.v1.ucTransmitterID = radeon_encoder->encoder_id;
694                                 args.v1.ucEncodeMode = encoder_mode;
695                                 if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
696                                         args.v1.ucConfig |=
697                                                 ADJUST_DISPLAY_CONFIG_SS_ENABLE;
698
699                                 atom_execute_table(rdev->mode_info.atom_context,
700                                                    index, (uint32_t *)&args);
701                                 adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
702                                 break;
703                         case 3:
704                                 args.v3.sInput.usPixelClock = cpu_to_le16(clock / 10);
705                                 args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
706                                 args.v3.sInput.ucEncodeMode = encoder_mode;
707                                 args.v3.sInput.ucDispPllConfig = 0;
708                                 if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
709                                         args.v3.sInput.ucDispPllConfig |=
710                                                 DISPPLL_CONFIG_SS_ENABLE;
711                                 if (ENCODER_MODE_IS_DP(encoder_mode)) {
712                                         args.v3.sInput.ucDispPllConfig |=
713                                                 DISPPLL_CONFIG_COHERENT_MODE;
714                                         /* 16200 or 27000 */
715                                         args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
716                                 } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
717                                         struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
718                                         if (dig->coherent_mode)
719                                                 args.v3.sInput.ucDispPllConfig |=
720                                                         DISPPLL_CONFIG_COHERENT_MODE;
721                                         if (is_duallink)
722                                                 args.v3.sInput.ucDispPllConfig |=
723                                                         DISPPLL_CONFIG_DUAL_LINK;
724                                 }
725                                 if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
726                                     ENCODER_OBJECT_ID_NONE)
727                                         args.v3.sInput.ucExtTransmitterID =
728                                                 radeon_encoder_get_dp_bridge_encoder_id(encoder);
729                                 else
730                                         args.v3.sInput.ucExtTransmitterID = 0;
731
732                                 atom_execute_table(rdev->mode_info.atom_context,
733                                                    index, (uint32_t *)&args);
734                                 adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
735                                 if (args.v3.sOutput.ucRefDiv) {
736                                         radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
737                                         radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
738                                         radeon_crtc->pll_reference_div = args.v3.sOutput.ucRefDiv;
739                                 }
740                                 if (args.v3.sOutput.ucPostDiv) {
741                                         radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
742                                         radeon_crtc->pll_flags |= RADEON_PLL_USE_POST_DIV;
743                                         radeon_crtc->pll_post_div = args.v3.sOutput.ucPostDiv;
744                                 }
745                                 break;
746                         default:
747                                 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
748                                 return adjusted_clock;
749                         }
750                         break;
751                 default:
752                         DRM_ERROR("Unknown table version %d %d\n", frev, crev);
753                         return adjusted_clock;
754                 }
755         }
756         return adjusted_clock;
757 }
758
759 union set_pixel_clock {
760         SET_PIXEL_CLOCK_PS_ALLOCATION base;
761         PIXEL_CLOCK_PARAMETERS v1;
762         PIXEL_CLOCK_PARAMETERS_V2 v2;
763         PIXEL_CLOCK_PARAMETERS_V3 v3;
764         PIXEL_CLOCK_PARAMETERS_V5 v5;
765         PIXEL_CLOCK_PARAMETERS_V6 v6;
766 };
767
768 /* on DCE5, make sure the voltage is high enough to support the
769  * required disp clk.
770  */
771 static void atombios_crtc_set_disp_eng_pll(struct radeon_device *rdev,
772                                     u32 dispclk)
773 {
774         u8 frev, crev;
775         int index;
776         union set_pixel_clock args;
777
778         memset(&args, 0, sizeof(args));
779
780         index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
781         if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
782                                    &crev))
783                 return;
784
785         switch (frev) {
786         case 1:
787                 switch (crev) {
788                 case 5:
789                         /* if the default dcpll clock is specified,
790                          * SetPixelClock provides the dividers
791                          */
792                         args.v5.ucCRTC = ATOM_CRTC_INVALID;
793                         args.v5.usPixelClock = cpu_to_le16(dispclk);
794                         args.v5.ucPpll = ATOM_DCPLL;
795                         break;
796                 case 6:
797                         /* if the default dcpll clock is specified,
798                          * SetPixelClock provides the dividers
799                          */
800                         args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
801                         if (ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
802                                 args.v6.ucPpll = ATOM_EXT_PLL1;
803                         else if (ASIC_IS_DCE6(rdev))
804                                 args.v6.ucPpll = ATOM_PPLL0;
805                         else
806                                 args.v6.ucPpll = ATOM_DCPLL;
807                         break;
808                 default:
809                         DRM_ERROR("Unknown table version %d %d\n", frev, crev);
810                         return;
811                 }
812                 break;
813         default:
814                 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
815                 return;
816         }
817         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
818 }
819
820 static void atombios_crtc_program_pll(struct drm_crtc *crtc,
821                                       u32 crtc_id,
822                                       int pll_id,
823                                       u32 encoder_mode,
824                                       u32 encoder_id,
825                                       u32 clock,
826                                       u32 ref_div,
827                                       u32 fb_div,
828                                       u32 frac_fb_div,
829                                       u32 post_div,
830                                       int bpc,
831                                       bool ss_enabled,
832                                       struct radeon_atom_ss *ss)
833 {
834         struct drm_device *dev = crtc->dev;
835         struct radeon_device *rdev = dev->dev_private;
836         u8 frev, crev;
837         int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
838         union set_pixel_clock args;
839
840         memset(&args, 0, sizeof(args));
841
842         if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
843                                    &crev))
844                 return;
845
846         switch (frev) {
847         case 1:
848                 switch (crev) {
849                 case 1:
850                         if (clock == ATOM_DISABLE)
851                                 return;
852                         args.v1.usPixelClock = cpu_to_le16(clock / 10);
853                         args.v1.usRefDiv = cpu_to_le16(ref_div);
854                         args.v1.usFbDiv = cpu_to_le16(fb_div);
855                         args.v1.ucFracFbDiv = frac_fb_div;
856                         args.v1.ucPostDiv = post_div;
857                         args.v1.ucPpll = pll_id;
858                         args.v1.ucCRTC = crtc_id;
859                         args.v1.ucRefDivSrc = 1;
860                         break;
861                 case 2:
862                         args.v2.usPixelClock = cpu_to_le16(clock / 10);
863                         args.v2.usRefDiv = cpu_to_le16(ref_div);
864                         args.v2.usFbDiv = cpu_to_le16(fb_div);
865                         args.v2.ucFracFbDiv = frac_fb_div;
866                         args.v2.ucPostDiv = post_div;
867                         args.v2.ucPpll = pll_id;
868                         args.v2.ucCRTC = crtc_id;
869                         args.v2.ucRefDivSrc = 1;
870                         break;
871                 case 3:
872                         args.v3.usPixelClock = cpu_to_le16(clock / 10);
873                         args.v3.usRefDiv = cpu_to_le16(ref_div);
874                         args.v3.usFbDiv = cpu_to_le16(fb_div);
875                         args.v3.ucFracFbDiv = frac_fb_div;
876                         args.v3.ucPostDiv = post_div;
877                         args.v3.ucPpll = pll_id;
878                         if (crtc_id == ATOM_CRTC2)
879                                 args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2;
880                         else
881                                 args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1;
882                         if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
883                                 args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
884                         args.v3.ucTransmitterId = encoder_id;
885                         args.v3.ucEncoderMode = encoder_mode;
886                         break;
887                 case 5:
888                         args.v5.ucCRTC = crtc_id;
889                         args.v5.usPixelClock = cpu_to_le16(clock / 10);
890                         args.v5.ucRefDiv = ref_div;
891                         args.v5.usFbDiv = cpu_to_le16(fb_div);
892                         args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
893                         args.v5.ucPostDiv = post_div;
894                         args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
895                         if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
896                                 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
897                         if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
898                                 switch (bpc) {
899                                 case 8:
900                                 default:
901                                         args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
902                                         break;
903                                 case 10:
904                                         /* yes this is correct, the atom define is wrong */
905                                         args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_32BPP;
906                                         break;
907                                 case 12:
908                                         /* yes this is correct, the atom define is wrong */
909                                         args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
910                                         break;
911                                 }
912                         }
913                         args.v5.ucTransmitterID = encoder_id;
914                         args.v5.ucEncoderMode = encoder_mode;
915                         args.v5.ucPpll = pll_id;
916                         break;
917                 case 6:
918                         args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
919                         args.v6.ucRefDiv = ref_div;
920                         args.v6.usFbDiv = cpu_to_le16(fb_div);
921                         args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
922                         args.v6.ucPostDiv = post_div;
923                         args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
924                         if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
925                                 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
926                         if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
927                                 switch (bpc) {
928                                 case 8:
929                                 default:
930                                         args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
931                                         break;
932                                 case 10:
933                                         args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP_V6;
934                                         break;
935                                 case 12:
936                                         args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP_V6;
937                                         break;
938                                 case 16:
939                                         args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
940                                         break;
941                                 }
942                         }
943                         args.v6.ucTransmitterID = encoder_id;
944                         args.v6.ucEncoderMode = encoder_mode;
945                         args.v6.ucPpll = pll_id;
946                         break;
947                 default:
948                         DRM_ERROR("Unknown table version %d %d\n", frev, crev);
949                         return;
950                 }
951                 break;
952         default:
953                 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
954                 return;
955         }
956
957         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
958 }
959
960 static bool atombios_crtc_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
961 {
962         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
963         struct drm_device *dev = crtc->dev;
964         struct radeon_device *rdev = dev->dev_private;
965         struct radeon_encoder *radeon_encoder =
966                 to_radeon_encoder(radeon_crtc->encoder);
967         int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
968
969         radeon_crtc->bpc = 8;
970         radeon_crtc->ss_enabled = false;
971
972         if (radeon_encoder->is_mst_encoder) {
973                 radeon_dp_mst_prepare_pll(crtc, mode);
974         } else if ((radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
975             (radeon_encoder_get_dp_bridge_encoder_id(radeon_crtc->encoder) != ENCODER_OBJECT_ID_NONE)) {
976                 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
977                 struct drm_connector *connector =
978                         radeon_get_connector_for_encoder(radeon_crtc->encoder);
979                 struct radeon_connector *radeon_connector =
980                         to_radeon_connector(connector);
981                 struct radeon_connector_atom_dig *dig_connector =
982                         radeon_connector->con_priv;
983                 int dp_clock;
984
985                 /* Assign mode clock for hdmi deep color max clock limit check */
986                 radeon_connector->pixelclock_for_modeset = mode->clock;
987                 radeon_crtc->bpc = radeon_get_monitor_bpc(connector);
988
989                 switch (encoder_mode) {
990                 case ATOM_ENCODER_MODE_DP_MST:
991                 case ATOM_ENCODER_MODE_DP:
992                         /* DP/eDP */
993                         dp_clock = dig_connector->dp_clock / 10;
994                         if (ASIC_IS_DCE4(rdev))
995                                 radeon_crtc->ss_enabled =
996                                         radeon_atombios_get_asic_ss_info(rdev, &radeon_crtc->ss,
997                                                                          ASIC_INTERNAL_SS_ON_DP,
998                                                                          dp_clock);
999                         else {
1000                                 if (dp_clock == 16200) {
1001                                         radeon_crtc->ss_enabled =
1002                                                 radeon_atombios_get_ppll_ss_info(rdev,
1003                                                                                  &radeon_crtc->ss,
1004                                                                                  ATOM_DP_SS_ID2);
1005                                         if (!radeon_crtc->ss_enabled)
1006                                                 radeon_crtc->ss_enabled =
1007                                                         radeon_atombios_get_ppll_ss_info(rdev,
1008                                                                                          &radeon_crtc->ss,
1009                                                                                          ATOM_DP_SS_ID1);
1010                                 } else {
1011                                         radeon_crtc->ss_enabled =
1012                                                 radeon_atombios_get_ppll_ss_info(rdev,
1013                                                                                  &radeon_crtc->ss,
1014                                                                                  ATOM_DP_SS_ID1);
1015                                 }
1016                                 /* disable spread spectrum on DCE3 DP */
1017                                 radeon_crtc->ss_enabled = false;
1018                         }
1019                         break;
1020                 case ATOM_ENCODER_MODE_LVDS:
1021                         if (ASIC_IS_DCE4(rdev))
1022                                 radeon_crtc->ss_enabled =
1023                                         radeon_atombios_get_asic_ss_info(rdev,
1024                                                                          &radeon_crtc->ss,
1025                                                                          dig->lcd_ss_id,
1026                                                                          mode->clock / 10);
1027                         else
1028                                 radeon_crtc->ss_enabled =
1029                                         radeon_atombios_get_ppll_ss_info(rdev,
1030                                                                          &radeon_crtc->ss,
1031                                                                          dig->lcd_ss_id);
1032                         break;
1033                 case ATOM_ENCODER_MODE_DVI:
1034                         if (ASIC_IS_DCE4(rdev))
1035                                 radeon_crtc->ss_enabled =
1036                                         radeon_atombios_get_asic_ss_info(rdev,
1037                                                                          &radeon_crtc->ss,
1038                                                                          ASIC_INTERNAL_SS_ON_TMDS,
1039                                                                          mode->clock / 10);
1040                         break;
1041                 case ATOM_ENCODER_MODE_HDMI:
1042                         if (ASIC_IS_DCE4(rdev))
1043                                 radeon_crtc->ss_enabled =
1044                                         radeon_atombios_get_asic_ss_info(rdev,
1045                                                                          &radeon_crtc->ss,
1046                                                                          ASIC_INTERNAL_SS_ON_HDMI,
1047                                                                          mode->clock / 10);
1048                         break;
1049                 default:
1050                         break;
1051                 }
1052         }
1053
1054         /* adjust pixel clock as needed */
1055         radeon_crtc->adjusted_clock = atombios_adjust_pll(crtc, mode);
1056
1057         return true;
1058 }
1059
1060 static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
1061 {
1062         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1063         struct drm_device *dev = crtc->dev;
1064         struct radeon_device *rdev = dev->dev_private;
1065         struct radeon_encoder *radeon_encoder =
1066                 to_radeon_encoder(radeon_crtc->encoder);
1067         u32 pll_clock = mode->clock;
1068         u32 clock = mode->clock;
1069         u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
1070         struct radeon_pll *pll;
1071         int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
1072
1073         /* pass the actual clock to atombios_crtc_program_pll for DCE5,6 for HDMI */
1074         if (ASIC_IS_DCE5(rdev) &&
1075             (encoder_mode == ATOM_ENCODER_MODE_HDMI) &&
1076             (radeon_crtc->bpc > 8))
1077                 clock = radeon_crtc->adjusted_clock;
1078
1079         switch (radeon_crtc->pll_id) {
1080         case ATOM_PPLL1:
1081                 pll = &rdev->clock.p1pll;
1082                 break;
1083         case ATOM_PPLL2:
1084                 pll = &rdev->clock.p2pll;
1085                 break;
1086         case ATOM_DCPLL:
1087         case ATOM_PPLL_INVALID:
1088         default:
1089                 pll = &rdev->clock.dcpll;
1090                 break;
1091         }
1092
1093         /* update pll params */
1094         pll->flags = radeon_crtc->pll_flags;
1095         pll->reference_div = radeon_crtc->pll_reference_div;
1096         pll->post_div = radeon_crtc->pll_post_div;
1097
1098         if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1099                 /* TV seems to prefer the legacy algo on some boards */
1100                 radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
1101                                           &fb_div, &frac_fb_div, &ref_div, &post_div);
1102         else if (ASIC_IS_AVIVO(rdev))
1103                 radeon_compute_pll_avivo(pll, radeon_crtc->adjusted_clock, &pll_clock,
1104                                          &fb_div, &frac_fb_div, &ref_div, &post_div);
1105         else
1106                 radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
1107                                           &fb_div, &frac_fb_div, &ref_div, &post_div);
1108
1109         atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id,
1110                                  radeon_crtc->crtc_id, &radeon_crtc->ss);
1111
1112         atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
1113                                   encoder_mode, radeon_encoder->encoder_id, clock,
1114                                   ref_div, fb_div, frac_fb_div, post_div,
1115                                   radeon_crtc->bpc, radeon_crtc->ss_enabled, &radeon_crtc->ss);
1116
1117         if (radeon_crtc->ss_enabled) {
1118                 /* calculate ss amount and step size */
1119                 if (ASIC_IS_DCE4(rdev)) {
1120                         u32 step_size;
1121                         u32 amount = (((fb_div * 10) + frac_fb_div) *
1122                                       (u32)radeon_crtc->ss.percentage) /
1123                                 (100 * (u32)radeon_crtc->ss.percentage_divider);
1124                         radeon_crtc->ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
1125                         radeon_crtc->ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
1126                                 ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
1127                         if (radeon_crtc->ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
1128                                 step_size = (4 * amount * ref_div * ((u32)radeon_crtc->ss.rate * 2048)) /
1129                                         (125 * 25 * pll->reference_freq / 100);
1130                         else
1131                                 step_size = (2 * amount * ref_div * ((u32)radeon_crtc->ss.rate * 2048)) /
1132                                         (125 * 25 * pll->reference_freq / 100);
1133                         radeon_crtc->ss.step = step_size;
1134                 }
1135
1136                 atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id,
1137                                          radeon_crtc->crtc_id, &radeon_crtc->ss);
1138         }
1139 }
1140
1141 static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
1142                                  struct drm_framebuffer *fb,
1143                                  int x, int y, int atomic)
1144 {
1145         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1146         struct drm_device *dev = crtc->dev;
1147         struct radeon_device *rdev = dev->dev_private;
1148         struct radeon_framebuffer *radeon_fb;
1149         struct drm_framebuffer *target_fb;
1150         struct drm_gem_object *obj;
1151         struct radeon_bo *rbo;
1152         uint64_t fb_location;
1153         uint32_t fb_format, fb_pitch_pixels, tiling_flags;
1154         unsigned bankw, bankh, mtaspect, tile_split;
1155         u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
1156         u32 tmp, viewport_w, viewport_h;
1157         int r;
1158         bool bypass_lut = false;
1159
1160         /* no fb bound */
1161         if (!atomic && !crtc->primary->fb) {
1162                 DRM_DEBUG_KMS("No FB bound\n");
1163                 return 0;
1164         }
1165
1166         if (atomic) {
1167                 radeon_fb = to_radeon_framebuffer(fb);
1168                 target_fb = fb;
1169         }
1170         else {
1171                 radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
1172                 target_fb = crtc->primary->fb;
1173         }
1174
1175         /* If atomic, assume fb object is pinned & idle & fenced and
1176          * just update base pointers
1177          */
1178         obj = radeon_fb->obj;
1179         rbo = gem_to_radeon_bo(obj);
1180         r = radeon_bo_reserve(rbo, false);
1181         if (unlikely(r != 0))
1182                 return r;
1183
1184         if (atomic)
1185                 fb_location = radeon_bo_gpu_offset(rbo);
1186         else {
1187                 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, (u64 *)&fb_location);
1188                 if (unlikely(r != 0)) {
1189                         radeon_bo_unreserve(rbo);
1190                         return -EINVAL;
1191                 }
1192         }
1193
1194         radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1195         radeon_bo_unreserve(rbo);
1196
1197         switch (target_fb->pixel_format) {
1198         case DRM_FORMAT_C8:
1199                 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
1200                              EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
1201                 break;
1202         case DRM_FORMAT_XRGB4444:
1203         case DRM_FORMAT_ARGB4444:
1204                 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1205                              EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB4444));
1206 #ifdef __BIG_ENDIAN
1207                 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1208 #endif
1209                 break;
1210         case DRM_FORMAT_XRGB1555:
1211         case DRM_FORMAT_ARGB1555:
1212                 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1213                              EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
1214 #ifdef __BIG_ENDIAN
1215                 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1216 #endif
1217                 break;
1218         case DRM_FORMAT_BGRX5551:
1219         case DRM_FORMAT_BGRA5551:
1220                 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1221                              EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA5551));
1222 #ifdef __BIG_ENDIAN
1223                 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1224 #endif
1225                 break;
1226         case DRM_FORMAT_RGB565:
1227                 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1228                              EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
1229 #ifdef __BIG_ENDIAN
1230                 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1231 #endif
1232                 break;
1233         case DRM_FORMAT_XRGB8888:
1234         case DRM_FORMAT_ARGB8888:
1235                 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1236                              EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
1237 #ifdef __BIG_ENDIAN
1238                 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
1239 #endif
1240                 break;
1241         case DRM_FORMAT_XRGB2101010:
1242         case DRM_FORMAT_ARGB2101010:
1243                 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1244                              EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB2101010));
1245 #ifdef __BIG_ENDIAN
1246                 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
1247 #endif
1248                 /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1249                 bypass_lut = true;
1250                 break;
1251         case DRM_FORMAT_BGRX1010102:
1252         case DRM_FORMAT_BGRA1010102:
1253                 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1254                              EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA1010102));
1255 #ifdef __BIG_ENDIAN
1256                 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
1257 #endif
1258                 /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1259                 bypass_lut = true;
1260                 break;
1261         default:
1262                 DRM_ERROR("Unsupported screen format %s\n",
1263                           drm_get_format_name(target_fb->pixel_format));
1264                 return -EINVAL;
1265         }
1266
1267         if (tiling_flags & RADEON_TILING_MACRO) {
1268                 evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
1269
1270                 /* Set NUM_BANKS. */
1271                 if (rdev->family >= CHIP_TAHITI) {
1272                         unsigned index, num_banks;
1273
1274                         if (rdev->family >= CHIP_BONAIRE) {
1275                                 unsigned tileb, tile_split_bytes;
1276
1277                                 /* Calculate the macrotile mode index. */
1278                                 tile_split_bytes = 64 << tile_split;
1279                                 tileb = 8 * 8 * target_fb->bits_per_pixel / 8;
1280                                 tileb = min(tile_split_bytes, tileb);
1281
1282                                 for (index = 0; tileb > 64; index++)
1283                                         tileb >>= 1;
1284
1285                                 if (index >= 16) {
1286                                         DRM_ERROR("Wrong screen bpp (%u) or tile split (%u)\n",
1287                                                   target_fb->bits_per_pixel, tile_split);
1288                                         return -EINVAL;
1289                                 }
1290
1291                                 num_banks = (rdev->config.cik.macrotile_mode_array[index] >> 6) & 0x3;
1292                         } else {
1293                                 switch (target_fb->bits_per_pixel) {
1294                                 case 8:
1295                                         index = 10;
1296                                         break;
1297                                 case 16:
1298                                         index = SI_TILE_MODE_COLOR_2D_SCANOUT_16BPP;
1299                                         break;
1300                                 default:
1301                                 case 32:
1302                                         index = SI_TILE_MODE_COLOR_2D_SCANOUT_32BPP;
1303                                         break;
1304                                 }
1305
1306                                 num_banks = (rdev->config.si.tile_mode_array[index] >> 20) & 0x3;
1307                         }
1308
1309                         fb_format |= EVERGREEN_GRPH_NUM_BANKS(num_banks);
1310                 } else {
1311                         /* NI and older. */
1312                         if (rdev->family >= CHIP_CAYMAN)
1313                                 tmp = rdev->config.cayman.tile_config;
1314                         else
1315                                 tmp = rdev->config.evergreen.tile_config;
1316
1317                         switch ((tmp & 0xf0) >> 4) {
1318                         case 0: /* 4 banks */
1319                                 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
1320                                 break;
1321                         case 1: /* 8 banks */
1322                         default:
1323                                 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
1324                                 break;
1325                         case 2: /* 16 banks */
1326                                 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
1327                                 break;
1328                         }
1329                 }
1330
1331                 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
1332                 fb_format |= EVERGREEN_GRPH_TILE_SPLIT(tile_split);
1333                 fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw);
1334                 fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh);
1335                 fb_format |= EVERGREEN_GRPH_MACRO_TILE_ASPECT(mtaspect);
1336                 if (rdev->family >= CHIP_BONAIRE) {
1337                         /* XXX need to know more about the surface tiling mode */
1338                         fb_format |= CIK_GRPH_MICRO_TILE_MODE(CIK_DISPLAY_MICRO_TILING);
1339                 }
1340         } else if (tiling_flags & RADEON_TILING_MICRO)
1341                 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
1342
1343         if (rdev->family >= CHIP_BONAIRE) {
1344                 /* Read the pipe config from the 2D TILED SCANOUT mode.
1345                  * It should be the same for the other modes too, but not all
1346                  * modes set the pipe config field. */
1347                 u32 pipe_config = (rdev->config.cik.tile_mode_array[10] >> 6) & 0x1f;
1348
1349                 fb_format |= CIK_GRPH_PIPE_CONFIG(pipe_config);
1350         } else if ((rdev->family == CHIP_TAHITI) ||
1351                    (rdev->family == CHIP_PITCAIRN))
1352                 fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P8_32x32_8x16);
1353         else if ((rdev->family == CHIP_VERDE) ||
1354                  (rdev->family == CHIP_OLAND) ||
1355                  (rdev->family == CHIP_HAINAN)) /* for completeness.  HAINAN has no display hw */
1356                 fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P4_8x16);
1357
1358         switch (radeon_crtc->crtc_id) {
1359         case 0:
1360                 WREG32(AVIVO_D1VGA_CONTROL, 0);
1361                 break;
1362         case 1:
1363                 WREG32(AVIVO_D2VGA_CONTROL, 0);
1364                 break;
1365         case 2:
1366                 WREG32(EVERGREEN_D3VGA_CONTROL, 0);
1367                 break;
1368         case 3:
1369                 WREG32(EVERGREEN_D4VGA_CONTROL, 0);
1370                 break;
1371         case 4:
1372                 WREG32(EVERGREEN_D5VGA_CONTROL, 0);
1373                 break;
1374         case 5:
1375                 WREG32(EVERGREEN_D6VGA_CONTROL, 0);
1376                 break;
1377         default:
1378                 break;
1379         }
1380
1381         /* Make sure surface address is updated at vertical blank rather than
1382          * horizontal blank
1383          */
1384         WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, 0);
1385
1386         WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1387                upper_32_bits(fb_location));
1388         WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1389                upper_32_bits(fb_location));
1390         WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1391                (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1392         WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1393                (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1394         WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
1395         WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
1396
1397         /*
1398          * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
1399          * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
1400          * retain the full precision throughout the pipeline.
1401          */
1402         WREG32_P(EVERGREEN_GRPH_LUT_10BIT_BYPASS_CONTROL + radeon_crtc->crtc_offset,
1403                  (bypass_lut ? EVERGREEN_LUT_10BIT_BYPASS_EN : 0),
1404                  ~EVERGREEN_LUT_10BIT_BYPASS_EN);
1405
1406         if (bypass_lut)
1407                 DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
1408
1409         WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1410         WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1411         WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
1412         WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
1413         WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1414         WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
1415
1416         fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
1417         WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1418         WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1419
1420         if (rdev->family >= CHIP_BONAIRE)
1421                 WREG32(CIK_LB_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1422                        target_fb->height);
1423         else
1424                 WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1425                        target_fb->height);
1426         x &= ~3;
1427         y &= ~1;
1428         WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
1429                (x << 16) | y);
1430         viewport_w = crtc->mode.hdisplay;
1431         viewport_h = (crtc->mode.vdisplay + 1) & ~1;
1432         if ((rdev->family >= CHIP_BONAIRE) &&
1433             (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE))
1434                 viewport_h *= 2;
1435         WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
1436                (viewport_w << 16) | viewport_h);
1437
1438         /* set pageflip to happen only at start of vblank interval (front porch) */
1439         WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 3);
1440
1441         if (!atomic && fb && fb != crtc->primary->fb) {
1442                 radeon_fb = to_radeon_framebuffer(fb);
1443                 rbo = gem_to_radeon_bo(radeon_fb->obj);
1444                 r = radeon_bo_reserve(rbo, false);
1445                 if (unlikely(r != 0))
1446                         return r;
1447                 radeon_bo_unpin(rbo);
1448                 radeon_bo_unreserve(rbo);
1449         }
1450
1451         /* Bytes per pixel may have changed */
1452         radeon_bandwidth_update(rdev);
1453
1454         return 0;
1455 }
1456
1457 static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
1458                                   struct drm_framebuffer *fb,
1459                                   int x, int y, int atomic)
1460 {
1461         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1462         struct drm_device *dev = crtc->dev;
1463         struct radeon_device *rdev = dev->dev_private;
1464         struct radeon_framebuffer *radeon_fb;
1465         struct drm_gem_object *obj;
1466         struct radeon_bo *rbo;
1467         struct drm_framebuffer *target_fb;
1468         uint64_t fb_location;
1469         uint32_t fb_format, fb_pitch_pixels, tiling_flags;
1470         u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
1471         u32 viewport_w, viewport_h;
1472         int r;
1473         bool bypass_lut = false;
1474
1475         /* no fb bound */
1476         if (!atomic && !crtc->primary->fb) {
1477                 DRM_DEBUG_KMS("No FB bound\n");
1478                 return 0;
1479         }
1480
1481         if (atomic) {
1482                 radeon_fb = to_radeon_framebuffer(fb);
1483                 target_fb = fb;
1484         }
1485         else {
1486                 radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
1487                 target_fb = crtc->primary->fb;
1488         }
1489
1490         obj = radeon_fb->obj;
1491         rbo = gem_to_radeon_bo(obj);
1492         r = radeon_bo_reserve(rbo, false);
1493         if (unlikely(r != 0))
1494                 return r;
1495
1496         /* If atomic, assume fb object is pinned & idle & fenced and
1497          * just update base pointers
1498          */
1499         if (atomic)
1500                 fb_location = radeon_bo_gpu_offset(rbo);
1501         else {
1502                 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, (u64 *)&fb_location);
1503                 if (unlikely(r != 0)) {
1504                         radeon_bo_unreserve(rbo);
1505                         return -EINVAL;
1506                 }
1507         }
1508         radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1509         radeon_bo_unreserve(rbo);
1510
1511         switch (target_fb->pixel_format) {
1512         case DRM_FORMAT_C8:
1513                 fb_format =
1514                     AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
1515                     AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
1516                 break;
1517         case DRM_FORMAT_XRGB4444:
1518         case DRM_FORMAT_ARGB4444:
1519                 fb_format =
1520                     AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1521                     AVIVO_D1GRPH_CONTROL_16BPP_ARGB4444;
1522 #ifdef __BIG_ENDIAN
1523                 fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
1524 #endif
1525                 break;
1526         case DRM_FORMAT_XRGB1555:
1527                 fb_format =
1528                     AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1529                     AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
1530 #ifdef __BIG_ENDIAN
1531                 fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
1532 #endif
1533                 break;
1534         case DRM_FORMAT_RGB565:
1535                 fb_format =
1536                     AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1537                     AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
1538 #ifdef __BIG_ENDIAN
1539                 fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
1540 #endif
1541                 break;
1542         case DRM_FORMAT_XRGB8888:
1543         case DRM_FORMAT_ARGB8888:
1544                 fb_format =
1545                     AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
1546                     AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
1547 #ifdef __BIG_ENDIAN
1548                 fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
1549 #endif
1550                 break;
1551         case DRM_FORMAT_XRGB2101010:
1552         case DRM_FORMAT_ARGB2101010:
1553                 fb_format =
1554                     AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
1555                     AVIVO_D1GRPH_CONTROL_32BPP_ARGB2101010;
1556 #ifdef __BIG_ENDIAN
1557                 fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
1558 #endif
1559                 /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1560                 bypass_lut = true;
1561                 break;
1562         default:
1563                 DRM_ERROR("Unsupported screen format %s\n",
1564                           drm_get_format_name(target_fb->pixel_format));
1565                 return -EINVAL;
1566         }
1567
1568         if (rdev->family >= CHIP_R600) {
1569                 if (tiling_flags & RADEON_TILING_MACRO)
1570                         fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
1571                 else if (tiling_flags & RADEON_TILING_MICRO)
1572                         fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
1573         } else {
1574                 if (tiling_flags & RADEON_TILING_MACRO)
1575                         fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
1576
1577                 if (tiling_flags & RADEON_TILING_MICRO)
1578                         fb_format |= AVIVO_D1GRPH_TILED;
1579         }
1580
1581         if (radeon_crtc->crtc_id == 0)
1582                 WREG32(AVIVO_D1VGA_CONTROL, 0);
1583         else
1584                 WREG32(AVIVO_D2VGA_CONTROL, 0);
1585
1586         /* Make sure surface address is update at vertical blank rather than
1587          * horizontal blank
1588          */
1589         WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, 0);
1590
1591         if (rdev->family >= CHIP_RV770) {
1592                 if (radeon_crtc->crtc_id) {
1593                         WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1594                         WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1595                 } else {
1596                         WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1597                         WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1598                 }
1599         }
1600         WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1601                (u32) fb_location);
1602         WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
1603                radeon_crtc->crtc_offset, (u32) fb_location);
1604         WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
1605         if (rdev->family >= CHIP_R600)
1606                 WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
1607
1608         /* LUT only has 256 slots for 8 bpc fb. Bypass for > 8 bpc scanout for precision */
1609         WREG32_P(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset,
1610                  (bypass_lut ? AVIVO_LUT_10BIT_BYPASS_EN : 0), ~AVIVO_LUT_10BIT_BYPASS_EN);
1611
1612         if (bypass_lut)
1613                 DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
1614
1615         WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1616         WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1617         WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
1618         WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
1619         WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1620         WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
1621
1622         fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
1623         WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1624         WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1625
1626         WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1627                target_fb->height);
1628         x &= ~3;
1629         y &= ~1;
1630         WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
1631                (x << 16) | y);
1632         viewport_w = crtc->mode.hdisplay;
1633         viewport_h = (crtc->mode.vdisplay + 1) & ~1;
1634         WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
1635                (viewport_w << 16) | viewport_h);
1636
1637         /* set pageflip to happen only at start of vblank interval (front porch) */
1638         WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 3);
1639
1640         if (!atomic && fb && fb != crtc->primary->fb) {
1641                 radeon_fb = to_radeon_framebuffer(fb);
1642                 rbo = gem_to_radeon_bo(radeon_fb->obj);
1643                 r = radeon_bo_reserve(rbo, false);
1644                 if (unlikely(r != 0))
1645                         return r;
1646                 radeon_bo_unpin(rbo);
1647                 radeon_bo_unreserve(rbo);
1648         }
1649
1650         /* Bytes per pixel may have changed */
1651         radeon_bandwidth_update(rdev);
1652
1653         return 0;
1654 }
1655
1656 int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
1657                            struct drm_framebuffer *old_fb)
1658 {
1659         struct drm_device *dev = crtc->dev;
1660         struct radeon_device *rdev = dev->dev_private;
1661
1662         if (ASIC_IS_DCE4(rdev))
1663                 return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
1664         else if (ASIC_IS_AVIVO(rdev))
1665                 return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
1666         else
1667                 return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
1668 }
1669
1670 int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
1671                                   struct drm_framebuffer *fb,
1672                                   int x, int y, enum mode_set_atomic state)
1673 {
1674         struct drm_device *dev = crtc->dev;
1675         struct radeon_device *rdev = dev->dev_private;
1676
1677         if (ASIC_IS_DCE4(rdev))
1678                 return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
1679         else if (ASIC_IS_AVIVO(rdev))
1680                 return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
1681         else
1682                 return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
1683 }
1684
1685 /* properly set additional regs when using atombios */
1686 static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
1687 {
1688         struct drm_device *dev = crtc->dev;
1689         struct radeon_device *rdev = dev->dev_private;
1690         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1691         u32 disp_merge_cntl;
1692
1693         switch (radeon_crtc->crtc_id) {
1694         case 0:
1695                 disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
1696                 disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
1697                 WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
1698                 break;
1699         case 1:
1700                 disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
1701                 disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
1702                 WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
1703                 WREG32(RADEON_FP_H2_SYNC_STRT_WID,   RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
1704                 WREG32(RADEON_FP_V2_SYNC_STRT_WID,   RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
1705                 break;
1706         }
1707 }
1708
1709 /**
1710  * radeon_get_pll_use_mask - look up a mask of which pplls are in use
1711  *
1712  * @crtc: drm crtc
1713  *
1714  * Returns the mask of which PPLLs (Pixel PLLs) are in use.
1715  */
1716 static u32 radeon_get_pll_use_mask(struct drm_crtc *crtc)
1717 {
1718         struct drm_device *dev = crtc->dev;
1719         struct drm_crtc *test_crtc;
1720         struct radeon_crtc *test_radeon_crtc;
1721         u32 pll_in_use = 0;
1722
1723         list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1724                 if (crtc == test_crtc)
1725                         continue;
1726
1727                 test_radeon_crtc = to_radeon_crtc(test_crtc);
1728                 if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
1729                         pll_in_use |= (1 << test_radeon_crtc->pll_id);
1730         }
1731         return pll_in_use;
1732 }
1733
1734 /**
1735  * radeon_get_shared_dp_ppll - return the PPLL used by another crtc for DP
1736  *
1737  * @crtc: drm crtc
1738  *
1739  * Returns the PPLL (Pixel PLL) used by another crtc/encoder which is
1740  * also in DP mode.  For DP, a single PPLL can be used for all DP
1741  * crtcs/encoders.
1742  */
1743 static int radeon_get_shared_dp_ppll(struct drm_crtc *crtc)
1744 {
1745         struct drm_device *dev = crtc->dev;
1746         struct radeon_device *rdev = dev->dev_private;
1747         struct drm_crtc *test_crtc;
1748         struct radeon_crtc *test_radeon_crtc;
1749
1750         list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1751                 if (crtc == test_crtc)
1752                         continue;
1753                 test_radeon_crtc = to_radeon_crtc(test_crtc);
1754                 if (test_radeon_crtc->encoder &&
1755                     ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
1756                         /* PPLL2 is exclusive to UNIPHYA on DCE61 */
1757                         if (ASIC_IS_DCE61(rdev) && !ASIC_IS_DCE8(rdev) &&
1758                             test_radeon_crtc->pll_id == ATOM_PPLL2)
1759                                 continue;
1760                         /* for DP use the same PLL for all */
1761                         if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
1762                                 return test_radeon_crtc->pll_id;
1763                 }
1764         }
1765         return ATOM_PPLL_INVALID;
1766 }
1767
1768 /**
1769  * radeon_get_shared_nondp_ppll - return the PPLL used by another non-DP crtc
1770  *
1771  * @crtc: drm crtc
1772  * @encoder: drm encoder
1773  *
1774  * Returns the PPLL (Pixel PLL) used by another non-DP crtc/encoder which can
1775  * be shared (i.e., same clock).
1776  */
1777 static int radeon_get_shared_nondp_ppll(struct drm_crtc *crtc)
1778 {
1779         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1780         struct drm_device *dev = crtc->dev;
1781         struct radeon_device *rdev = dev->dev_private;
1782         struct drm_crtc *test_crtc;
1783         struct radeon_crtc *test_radeon_crtc;
1784         u32 adjusted_clock, test_adjusted_clock;
1785
1786         adjusted_clock = radeon_crtc->adjusted_clock;
1787
1788         if (adjusted_clock == 0)
1789                 return ATOM_PPLL_INVALID;
1790
1791         list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1792                 if (crtc == test_crtc)
1793                         continue;
1794                 test_radeon_crtc = to_radeon_crtc(test_crtc);
1795                 if (test_radeon_crtc->encoder &&
1796                     !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
1797                         /* PPLL2 is exclusive to UNIPHYA on DCE61 */
1798                         if (ASIC_IS_DCE61(rdev) && !ASIC_IS_DCE8(rdev) &&
1799                             test_radeon_crtc->pll_id == ATOM_PPLL2)
1800                                 continue;
1801                         /* check if we are already driving this connector with another crtc */
1802                         if (test_radeon_crtc->connector == radeon_crtc->connector) {
1803                                 /* if we are, return that pll */
1804                                 if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
1805                                         return test_radeon_crtc->pll_id;
1806                         }
1807                         /* for non-DP check the clock */
1808                         test_adjusted_clock = test_radeon_crtc->adjusted_clock;
1809                         if ((crtc->mode.clock == test_crtc->mode.clock) &&
1810                             (adjusted_clock == test_adjusted_clock) &&
1811                             (radeon_crtc->ss_enabled == test_radeon_crtc->ss_enabled) &&
1812                             (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID))
1813                                 return test_radeon_crtc->pll_id;
1814                 }
1815         }
1816         return ATOM_PPLL_INVALID;
1817 }
1818
1819 /**
1820  * radeon_atom_pick_pll - Allocate a PPLL for use by the crtc.
1821  *
1822  * @crtc: drm crtc
1823  *
1824  * Returns the PPLL (Pixel PLL) to be used by the crtc.  For DP monitors
1825  * a single PPLL can be used for all DP crtcs/encoders.  For non-DP
1826  * monitors a dedicated PPLL must be used.  If a particular board has
1827  * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
1828  * as there is no need to program the PLL itself.  If we are not able to
1829  * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
1830  * avoid messing up an existing monitor.
1831  *
1832  * Asic specific PLL information
1833  *
1834  * DCE 8.x
1835  * KB/KV
1836  * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
1837  * CI
1838  * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1839  *
1840  * DCE 6.1
1841  * - PPLL2 is only available to UNIPHYA (both DP and non-DP)
1842  * - PPLL0, PPLL1 are available for UNIPHYB/C/D/E/F (both DP and non-DP)
1843  *
1844  * DCE 6.0
1845  * - PPLL0 is available to all UNIPHY (DP only)
1846  * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1847  *
1848  * DCE 5.0
1849  * - DCPLL is available to all UNIPHY (DP only)
1850  * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1851  *
1852  * DCE 3.0/4.0/4.1
1853  * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1854  *
1855  */
1856 static int radeon_atom_pick_pll(struct drm_crtc *crtc)
1857 {
1858         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1859         struct drm_device *dev = crtc->dev;
1860         struct radeon_device *rdev = dev->dev_private;
1861         struct radeon_encoder *radeon_encoder =
1862                 to_radeon_encoder(radeon_crtc->encoder);
1863         u32 pll_in_use;
1864         int pll;
1865
1866         if (ASIC_IS_DCE8(rdev)) {
1867                 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1868                         if (rdev->clock.dp_extclk)
1869                                 /* skip PPLL programming if using ext clock */
1870                                 return ATOM_PPLL_INVALID;
1871                         else {
1872                                 /* use the same PPLL for all DP monitors */
1873                                 pll = radeon_get_shared_dp_ppll(crtc);
1874                                 if (pll != ATOM_PPLL_INVALID)
1875                                         return pll;
1876                         }
1877                 } else {
1878                         /* use the same PPLL for all monitors with the same clock */
1879                         pll = radeon_get_shared_nondp_ppll(crtc);
1880                         if (pll != ATOM_PPLL_INVALID)
1881                                 return pll;
1882                 }
1883                 /* otherwise, pick one of the plls */
1884                 if ((rdev->family == CHIP_KABINI) ||
1885                     (rdev->family == CHIP_MULLINS)) {
1886                         /* KB/ML has PPLL1 and PPLL2 */
1887                         pll_in_use = radeon_get_pll_use_mask(crtc);
1888                         if (!(pll_in_use & (1 << ATOM_PPLL2)))
1889                                 return ATOM_PPLL2;
1890                         if (!(pll_in_use & (1 << ATOM_PPLL1)))
1891                                 return ATOM_PPLL1;
1892                         DRM_ERROR("unable to allocate a PPLL\n");
1893                         return ATOM_PPLL_INVALID;
1894                 } else {
1895                         /* CI/KV has PPLL0, PPLL1, and PPLL2 */
1896                         pll_in_use = radeon_get_pll_use_mask(crtc);
1897                         if (!(pll_in_use & (1 << ATOM_PPLL2)))
1898                                 return ATOM_PPLL2;
1899                         if (!(pll_in_use & (1 << ATOM_PPLL1)))
1900                                 return ATOM_PPLL1;
1901                         if (!(pll_in_use & (1 << ATOM_PPLL0)))
1902                                 return ATOM_PPLL0;
1903                         DRM_ERROR("unable to allocate a PPLL\n");
1904                         return ATOM_PPLL_INVALID;
1905                 }
1906         } else if (ASIC_IS_DCE61(rdev)) {
1907                 struct radeon_encoder_atom_dig *dig =
1908                         radeon_encoder->enc_priv;
1909
1910                 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY) &&
1911                     (dig->linkb == false))
1912                         /* UNIPHY A uses PPLL2 */
1913                         return ATOM_PPLL2;
1914                 else if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1915                         /* UNIPHY B/C/D/E/F */
1916                         if (rdev->clock.dp_extclk)
1917                                 /* skip PPLL programming if using ext clock */
1918                                 return ATOM_PPLL_INVALID;
1919                         else {
1920                                 /* use the same PPLL for all DP monitors */
1921                                 pll = radeon_get_shared_dp_ppll(crtc);
1922                                 if (pll != ATOM_PPLL_INVALID)
1923                                         return pll;
1924                         }
1925                 } else {
1926                         /* use the same PPLL for all monitors with the same clock */
1927                         pll = radeon_get_shared_nondp_ppll(crtc);
1928                         if (pll != ATOM_PPLL_INVALID)
1929                                 return pll;
1930                 }
1931                 /* UNIPHY B/C/D/E/F */
1932                 pll_in_use = radeon_get_pll_use_mask(crtc);
1933                 if (!(pll_in_use & (1 << ATOM_PPLL0)))
1934                         return ATOM_PPLL0;
1935                 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1936                         return ATOM_PPLL1;
1937                 DRM_ERROR("unable to allocate a PPLL\n");
1938                 return ATOM_PPLL_INVALID;
1939         } else if (ASIC_IS_DCE41(rdev)) {
1940                 /* Don't share PLLs on DCE4.1 chips */
1941                 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1942                         if (rdev->clock.dp_extclk)
1943                                 /* skip PPLL programming if using ext clock */
1944                                 return ATOM_PPLL_INVALID;
1945                 }
1946                 pll_in_use = radeon_get_pll_use_mask(crtc);
1947                 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1948                         return ATOM_PPLL1;
1949                 if (!(pll_in_use & (1 << ATOM_PPLL2)))
1950                         return ATOM_PPLL2;
1951                 DRM_ERROR("unable to allocate a PPLL\n");
1952                 return ATOM_PPLL_INVALID;
1953         } else if (ASIC_IS_DCE4(rdev)) {
1954                 /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
1955                  * depending on the asic:
1956                  * DCE4: PPLL or ext clock
1957                  * DCE5: PPLL, DCPLL, or ext clock
1958                  * DCE6: PPLL, PPLL0, or ext clock
1959                  *
1960                  * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
1961                  * PPLL/DCPLL programming and only program the DP DTO for the
1962                  * crtc virtual pixel clock.
1963                  */
1964                 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1965                         if (rdev->clock.dp_extclk)
1966                                 /* skip PPLL programming if using ext clock */
1967                                 return ATOM_PPLL_INVALID;
1968                         else if (ASIC_IS_DCE6(rdev))
1969                                 /* use PPLL0 for all DP */
1970                                 return ATOM_PPLL0;
1971                         else if (ASIC_IS_DCE5(rdev))
1972                                 /* use DCPLL for all DP */
1973                                 return ATOM_DCPLL;
1974                         else {
1975                                 /* use the same PPLL for all DP monitors */
1976                                 pll = radeon_get_shared_dp_ppll(crtc);
1977                                 if (pll != ATOM_PPLL_INVALID)
1978                                         return pll;
1979                         }
1980                 } else {
1981                         /* use the same PPLL for all monitors with the same clock */
1982                         pll = radeon_get_shared_nondp_ppll(crtc);
1983                         if (pll != ATOM_PPLL_INVALID)
1984                                 return pll;
1985                 }
1986                 /* all other cases */
1987                 pll_in_use = radeon_get_pll_use_mask(crtc);
1988                 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1989                         return ATOM_PPLL1;
1990                 if (!(pll_in_use & (1 << ATOM_PPLL2)))
1991                         return ATOM_PPLL2;
1992                 DRM_ERROR("unable to allocate a PPLL\n");
1993                 return ATOM_PPLL_INVALID;
1994         } else {
1995                 /* on pre-R5xx asics, the crtc to pll mapping is hardcoded */
1996                 /* some atombios (observed in some DCE2/DCE3) code have a bug,
1997                  * the matching btw pll and crtc is done through
1998                  * PCLK_CRTC[1|2]_CNTL (0x480/0x484) but atombios code use the
1999                  * pll (1 or 2) to select which register to write. ie if using
2000                  * pll1 it will use PCLK_CRTC1_CNTL (0x480) and if using pll2
2001                  * it will use PCLK_CRTC2_CNTL (0x484), it then use crtc id to
2002                  * choose which value to write. Which is reverse order from
2003                  * register logic. So only case that works is when pllid is
2004                  * same as crtcid or when both pll and crtc are enabled and
2005                  * both use same clock.
2006                  *
2007                  * So just return crtc id as if crtc and pll were hard linked
2008                  * together even if they aren't
2009                  */
2010                 return radeon_crtc->crtc_id;
2011         }
2012 }
2013
2014 void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev)
2015 {
2016         /* always set DCPLL */
2017         if (ASIC_IS_DCE6(rdev))
2018                 atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
2019         else if (ASIC_IS_DCE4(rdev)) {
2020                 struct radeon_atom_ss ss;
2021                 bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
2022                                                                    ASIC_INTERNAL_SS_ON_DCPLL,
2023                                                                    rdev->clock.default_dispclk);
2024                 if (ss_enabled)
2025                         atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, -1, &ss);
2026                 /* XXX: DCE5, make sure voltage, dispclk is high enough */
2027                 atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
2028                 if (ss_enabled)
2029                         atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, -1, &ss);
2030         }
2031
2032 }
2033
2034 int atombios_crtc_mode_set(struct drm_crtc *crtc,
2035                            struct drm_display_mode *mode,
2036                            struct drm_display_mode *adjusted_mode,
2037                            int x, int y, struct drm_framebuffer *old_fb)
2038 {
2039         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
2040         struct drm_device *dev = crtc->dev;
2041         struct radeon_device *rdev = dev->dev_private;
2042         struct radeon_encoder *radeon_encoder =
2043                 to_radeon_encoder(radeon_crtc->encoder);
2044         bool is_tvcv = false;
2045
2046         if (radeon_encoder->active_device &
2047             (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
2048                 is_tvcv = true;
2049
2050         if (!radeon_crtc->adjusted_clock)
2051                 return -EINVAL;
2052
2053         atombios_crtc_set_pll(crtc, adjusted_mode);
2054
2055         if (ASIC_IS_DCE4(rdev))
2056                 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
2057         else if (ASIC_IS_AVIVO(rdev)) {
2058                 if (is_tvcv)
2059                         atombios_crtc_set_timing(crtc, adjusted_mode);
2060                 else
2061                         atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
2062         } else {
2063                 atombios_crtc_set_timing(crtc, adjusted_mode);
2064                 if (radeon_crtc->crtc_id == 0)
2065                         atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
2066                 radeon_legacy_atom_fixup(crtc);
2067         }
2068         atombios_crtc_set_base(crtc, x, y, old_fb);
2069         atombios_overscan_setup(crtc, mode, adjusted_mode);
2070         atombios_scaler_setup(crtc);
2071         radeon_cursor_reset(crtc);
2072         /* update the hw version fpr dpm */
2073         radeon_crtc->hw_mode = *adjusted_mode;
2074
2075         return 0;
2076 }
2077
2078 static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
2079                                      const struct drm_display_mode *mode,
2080                                      struct drm_display_mode *adjusted_mode)
2081 {
2082         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
2083         struct drm_device *dev = crtc->dev;
2084         struct drm_encoder *encoder;
2085
2086         /* assign the encoder to the radeon crtc to avoid repeated lookups later */
2087         list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2088                 if (encoder->crtc == crtc) {
2089                         radeon_crtc->encoder = encoder;
2090                         radeon_crtc->connector = radeon_get_connector_for_encoder(encoder);
2091                         break;
2092                 }
2093         }
2094         if ((radeon_crtc->encoder == NULL) || (radeon_crtc->connector == NULL)) {
2095                 radeon_crtc->encoder = NULL;
2096                 radeon_crtc->connector = NULL;
2097                 return false;
2098         }
2099         if (radeon_crtc->encoder) {
2100                 struct radeon_encoder *radeon_encoder =
2101                         to_radeon_encoder(radeon_crtc->encoder);
2102
2103                 radeon_crtc->output_csc = radeon_encoder->output_csc;
2104         }
2105         if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
2106                 return false;
2107         if (!atombios_crtc_prepare_pll(crtc, adjusted_mode))
2108                 return false;
2109         /* pick pll */
2110         radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
2111         /* if we can't get a PPLL for a non-DP encoder, fail */
2112         if ((radeon_crtc->pll_id == ATOM_PPLL_INVALID) &&
2113             !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder)))
2114                 return false;
2115
2116         return true;
2117 }
2118
2119 static void atombios_crtc_prepare(struct drm_crtc *crtc)
2120 {
2121         struct drm_device *dev = crtc->dev;
2122         struct radeon_device *rdev = dev->dev_private;
2123
2124         /* disable crtc pair power gating before programming */
2125         if (ASIC_IS_DCE6(rdev))
2126                 atombios_powergate_crtc(crtc, ATOM_DISABLE);
2127
2128         atombios_lock_crtc(crtc, ATOM_ENABLE);
2129         atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
2130 }
2131
2132 static void atombios_crtc_commit(struct drm_crtc *crtc)
2133 {
2134         atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
2135         atombios_lock_crtc(crtc, ATOM_DISABLE);
2136 }
2137
2138 static void atombios_crtc_disable(struct drm_crtc *crtc)
2139 {
2140         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
2141         struct drm_device *dev = crtc->dev;
2142         struct radeon_device *rdev = dev->dev_private;
2143         struct radeon_atom_ss ss;
2144         int i;
2145
2146         atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
2147         if (crtc->primary->fb) {
2148                 int r;
2149                 struct radeon_framebuffer *radeon_fb;
2150                 struct radeon_bo *rbo;
2151
2152                 radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
2153                 rbo = gem_to_radeon_bo(radeon_fb->obj);
2154                 r = radeon_bo_reserve(rbo, false);
2155                 if (unlikely(r))
2156                         DRM_ERROR("failed to reserve rbo before unpin\n");
2157                 else {
2158                         radeon_bo_unpin(rbo);
2159                         radeon_bo_unreserve(rbo);
2160                 }
2161         }
2162         /* disable the GRPH */
2163         if (ASIC_IS_DCE4(rdev))
2164                 WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
2165         else if (ASIC_IS_AVIVO(rdev))
2166                 WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
2167
2168         if (ASIC_IS_DCE6(rdev))
2169                 atombios_powergate_crtc(crtc, ATOM_ENABLE);
2170
2171         for (i = 0; i < rdev->num_crtc; i++) {
2172                 if (rdev->mode_info.crtcs[i] &&
2173                     rdev->mode_info.crtcs[i]->enabled &&
2174                     i != radeon_crtc->crtc_id &&
2175                     radeon_crtc->pll_id == rdev->mode_info.crtcs[i]->pll_id) {
2176                         /* one other crtc is using this pll don't turn
2177                          * off the pll
2178                          */
2179                         goto done;
2180                 }
2181         }
2182
2183         switch (radeon_crtc->pll_id) {
2184         case ATOM_PPLL1:
2185         case ATOM_PPLL2:
2186                 /* disable the ppll */
2187                 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
2188                                           0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
2189                 break;
2190         case ATOM_PPLL0:
2191                 /* disable the ppll */
2192                 if ((rdev->family == CHIP_ARUBA) ||
2193                     (rdev->family == CHIP_KAVERI) ||
2194                     (rdev->family == CHIP_BONAIRE) ||
2195                     (rdev->family == CHIP_HAWAII))
2196                         atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
2197                                                   0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
2198                 break;
2199         default:
2200                 break;
2201         }
2202 done:
2203         radeon_crtc->pll_id = ATOM_PPLL_INVALID;
2204         radeon_crtc->adjusted_clock = 0;
2205         radeon_crtc->encoder = NULL;
2206         radeon_crtc->connector = NULL;
2207 }
2208
2209 static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
2210         .dpms = atombios_crtc_dpms,
2211         .mode_fixup = atombios_crtc_mode_fixup,
2212         .mode_set = atombios_crtc_mode_set,
2213         .mode_set_base = atombios_crtc_set_base,
2214         .mode_set_base_atomic = atombios_crtc_set_base_atomic,
2215         .prepare = atombios_crtc_prepare,
2216         .commit = atombios_crtc_commit,
2217         .load_lut = radeon_crtc_load_lut,
2218         .disable = atombios_crtc_disable,
2219 };
2220
2221 void radeon_atombios_init_crtc(struct drm_device *dev,
2222                                struct radeon_crtc *radeon_crtc)
2223 {
2224         struct radeon_device *rdev = dev->dev_private;
2225
2226         if (ASIC_IS_DCE4(rdev)) {
2227                 switch (radeon_crtc->crtc_id) {
2228                 case 0:
2229                 default:
2230                         radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
2231                         break;
2232                 case 1:
2233                         radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
2234                         break;
2235                 case 2:
2236                         radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
2237                         break;
2238                 case 3:
2239                         radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
2240                         break;
2241                 case 4:
2242                         radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
2243                         break;
2244                 case 5:
2245                         radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
2246                         break;
2247                 }
2248         } else {
2249                 if (radeon_crtc->crtc_id == 1)
2250                         radeon_crtc->crtc_offset =
2251                                 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
2252                 else
2253                         radeon_crtc->crtc_offset = 0;
2254         }
2255         radeon_crtc->pll_id = ATOM_PPLL_INVALID;
2256         radeon_crtc->adjusted_clock = 0;
2257         radeon_crtc->encoder = NULL;
2258         radeon_crtc->connector = NULL;
2259         drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
2260 }