bge: Workaround "short DMA" bug on certain chips
[dragonfly.git] / sys / dev / netif / bge / if_bgereg.h
1 /*
2  * Copyright (c) 2001 Wind River Systems
3  * Copyright (c) 1997, 1998, 1999, 2001
4  *      Bill Paul <wpaul@windriver.com>.  All rights reserved.
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions
8  * are met:
9  * 1. Redistributions of source code must retain the above copyright
10  *    notice, this list of conditions and the following disclaimer.
11  * 2. Redistributions in binary form must reproduce the above copyright
12  *    notice, this list of conditions and the following disclaimer in the
13  *    documentation and/or other materials provided with the distribution.
14  * 3. All advertising materials mentioning features or use of this software
15  *    must display the following acknowledgement:
16  *      This product includes software developed by Bill Paul.
17  * 4. Neither the name of the author nor the names of any co-contributors
18  *    may be used to endorse or promote products derived from this software
19  *    without specific prior written permission.
20  *
21  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
22  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
23  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
25  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
31  * THE POSSIBILITY OF SUCH DAMAGE.
32  *
33  * $FreeBSD: src/sys/dev/bge/if_bgereg.h,v 1.1.2.16 2004/09/23 20:11:18 ps Exp $
34  * $DragonFly: src/sys/dev/netif/bge/if_bgereg.h,v 1.25 2008/10/22 14:24:24 sephe Exp $
35  */
36
37 /*
38  * BCM570x memory map. The internal memory layout varies somewhat
39  * depending on whether or not we have external SSRAM attached.
40  * The BCM5700 can have up to 16MB of external memory. The BCM5701
41  * is apparently not designed to use external SSRAM. The mappings
42  * up to the first 4 send rings are the same for both internal and
43  * external memory configurations. Note that mini RX ring space is
44  * only available with external SSRAM configurations, which means
45  * the mini RX ring is not supported on the BCM5701.
46  *
47  * The NIC's memory can be accessed by the host in one of 3 ways:
48  *
49  * 1) Indirect register access. The MEMWIN_BASEADDR and MEMWIN_DATA
50  *    registers in PCI config space can be used to read any 32-bit
51  *    address within the NIC's memory.
52  *
53  * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config
54  *    space can be used in conjunction with the memory window in the
55  *    device register space at offset 0x8000 to read any 32K chunk
56  *    of NIC memory.
57  *
58  * 3) Flat mode. If the 'flat mode' bit in the PCI state register is
59  *    set, the device I/O mapping consumes 32MB of host address space,
60  *    allowing all of the registers and internal NIC memory to be
61  *    accessed directly. NIC memory addresses are offset by 0x01000000.
62  *    Flat mode consumes so much host address space that it is not
63  *    recommended.
64  */
65 #define BGE_PAGE_ZERO                   0x00000000
66 #define BGE_PAGE_ZERO_END               0x000000FF
67 #define BGE_SEND_RING_RCB               0x00000100
68 #define BGE_SEND_RING_RCB_END           0x000001FF
69 #define BGE_RX_RETURN_RING_RCB          0x00000200
70 #define BGE_RX_RETURN_RING_RCB_END      0x000002FF
71 #define BGE_STATS_BLOCK                 0x00000300
72 #define BGE_STATS_BLOCK_END             0x00000AFF
73 #define BGE_STATUS_BLOCK                0x00000B00
74 #define BGE_STATUS_BLOCK_END            0x00000B4F
75 #define BGE_SOFTWARE_GENCOMM            0x00000B50
76 #define BGE_SOFTWARE_GENCOMM_SIG        0x00000B54
77 #define BGE_SOFTWARE_GENCOMM_NICCFG     0x00000B58
78 #define BGE_SOFTWARE_GENCOMM_END        0x00000FFF
79 #define BGE_UNMAPPED                    0x00001000
80 #define BGE_UNMAPPED_END                0x00001FFF
81 #define BGE_DMA_DESCRIPTORS             0x00002000
82 #define BGE_DMA_DESCRIPTORS_END         0x00003FFF
83 #define BGE_SEND_RING_1_TO_4            0x00004000
84 #define BGE_SEND_RING_1_TO_4_END        0x00005FFF
85
86 /* Mappings for internal memory configuration */
87 #define BGE_STD_RX_RINGS                0x00006000
88 #define BGE_STD_RX_RINGS_END            0x00006FFF
89 #define BGE_JUMBO_RX_RINGS              0x00007000
90 #define BGE_JUMBO_RX_RINGS_END          0x00007FFF
91 #define BGE_BUFFPOOL_1                  0x00008000
92 #define BGE_BUFFPOOL_1_END              0x0000FFFF
93 #define BGE_BUFFPOOL_2                  0x00010000 /* or expansion ROM */
94 #define BGE_BUFFPOOL_2_END              0x00017FFF
95 #define BGE_BUFFPOOL_3                  0x00018000 /* or expansion ROM */
96 #define BGE_BUFFPOOL_3_END              0x0001FFFF
97
98 /* Mappings for external SSRAM configurations */
99 #define BGE_SEND_RING_5_TO_6            0x00006000
100 #define BGE_SEND_RING_5_TO_6_END        0x00006FFF
101 #define BGE_SEND_RING_7_TO_8            0x00007000
102 #define BGE_SEND_RING_7_TO_8_END        0x00007FFF
103 #define BGE_SEND_RING_9_TO_16           0x00008000
104 #define BGE_SEND_RING_9_TO_16_END       0x0000BFFF
105 #define BGE_EXT_STD_RX_RINGS            0x0000C000
106 #define BGE_EXT_STD_RX_RINGS_END        0x0000CFFF
107 #define BGE_EXT_JUMBO_RX_RINGS          0x0000D000
108 #define BGE_EXT_JUMBO_RX_RINGS_END      0x0000DFFF
109 #define BGE_MINI_RX_RINGS               0x0000E000
110 #define BGE_MINI_RX_RINGS_END           0x0000FFFF
111 #define BGE_AVAIL_REGION1               0x00010000 /* or expansion ROM */
112 #define BGE_AVAIL_REGION1_END           0x00017FFF
113 #define BGE_AVAIL_REGION2               0x00018000 /* or expansion ROM */
114 #define BGE_AVAIL_REGION2_END           0x0001FFFF
115 #define BGE_EXT_SSRAM                   0x00020000
116 #define BGE_EXT_SSRAM_END               0x000FFFFF
117
118
119 /*
120  * BCM570x register offsets. These are memory mapped registers
121  * which can be accessed with the CSR_READ_4()/CSR_WRITE_4() macros.
122  * Each register must be accessed using 32 bit operations.
123  *
124  * All registers are accessed through a 32K shared memory block.
125  * The first group of registers are actually copies of the PCI
126  * configuration space registers.
127  */
128
129 /*
130  * PCI registers defined in the PCI 2.2 spec.
131  */
132 #define BGE_PCI_VID                     0x00
133 #define BGE_PCI_DID                     0x02
134 #define BGE_PCI_CMD                     0x04
135 #define BGE_PCI_STS                     0x06
136 #define BGE_PCI_REV                     0x08
137 #define BGE_PCI_CLASS                   0x09
138 #define BGE_PCI_CACHESZ                 0x0C
139 #define BGE_PCI_LATTIMER                0x0D
140 #define BGE_PCI_HDRTYPE                 0x0E
141 #define BGE_PCI_BIST                    0x0F
142 #define BGE_PCI_BAR0                    0x10
143 #define BGE_PCI_BAR1                    0x14
144 #define BGE_PCI_SUBSYS                  0x2C
145 #define BGE_PCI_SUBVID                  0x2E
146 #define BGE_PCI_ROMBASE                 0x30
147 #define BGE_PCI_CAPPTR                  0x34
148 #define BGE_PCI_INTLINE                 0x3C
149 #define BGE_PCI_INTPIN                  0x3D
150 #define BGE_PCI_MINGNT                  0x3E
151 #define BGE_PCI_MAXLAT                  0x3F
152 #define BGE_PCI_PCIXCAP                 0x40
153 #define BGE_PCI_NEXTPTR_PM              0x41
154 #define BGE_PCI_PCIX_CMD                0x42
155 #define BGE_PCI_PCIX_STS                0x44
156 #define BGE_PCI_PWRMGMT_CAPID           0x48
157 #define BGE_PCI_NEXTPTR_VPD             0x49
158 #define BGE_PCI_PWRMGMT_CAPS            0x4A
159 #define BGE_PCI_PWRMGMT_CMD             0x4C
160 #define BGE_PCI_PWRMGMT_STS             0x4D
161 #define BGE_PCI_PWRMGMT_DATA            0x4F
162 #define BGE_PCI_VPD_CAPID               0x50
163 #define BGE_PCI_NEXTPTR_MSI             0x51
164 #define BGE_PCI_VPD_ADDR                0x52
165 #define BGE_PCI_VPD_DATA                0x54
166 #define BGE_PCI_MSI_CAPID               0x58
167 #define BGE_PCI_NEXTPTR_NONE            0x59
168 #define BGE_PCI_MSI_CTL                 0x5A
169 #define BGE_PCI_MSI_ADDR_HI             0x5C
170 #define BGE_PCI_MSI_ADDR_LO             0x60
171 #define BGE_PCI_MSI_DATA                0x64
172
173 /* PCI MSI. ??? */
174 #define BGE_PCIE_CAPID_REG              0xD0
175 #define BGE_PCIE_CAPID                  0x10
176
177 /*
178  * PCI registers specific to the BCM570x family.
179  */
180 #define BGE_PCI_MISC_CTL                0x68
181 #define BGE_PCI_DMA_RW_CTL              0x6C
182 #define BGE_PCI_PCISTATE                0x70
183 #define BGE_PCI_CLKCTL                  0x74
184 #define BGE_PCI_REG_BASEADDR            0x78
185 #define BGE_PCI_MEMWIN_BASEADDR         0x7C
186 #define BGE_PCI_REG_DATA                0x80
187 #define BGE_PCI_MEMWIN_DATA             0x84
188 #define BGE_PCI_MODECTL                 0x88
189 #define BGE_PCI_MISC_CFG                0x8C
190 #define BGE_PCI_MISC_LOCALCTL           0x90
191 #define BGE_PCI_UNDI_RX_STD_PRODIDX_HI  0x98
192 #define BGE_PCI_UNDI_RX_STD_PRODIDX_LO  0x9C
193 #define BGE_PCI_UNDI_RX_RTN_CONSIDX_HI  0xA0
194 #define BGE_PCI_UNDI_RX_RTN_CONSIDX_LO  0xA4
195 #define BGE_PCI_UNDI_TX_BD_PRODIDX_HI   0xA8
196 #define BGE_PCI_UNDI_TX_BD_PRODIDX_LO   0xAC
197 #define BGE_PCI_ISR_MBX_HI              0xB0
198 #define BGE_PCI_ISR_MBX_LO              0xB4
199 #define BGE_PCI_PRODID_ASICREV          0xBC
200
201 /* PCI Misc. Host control register */
202 #define BGE_PCIMISCCTL_CLEAR_INTA       0x00000001
203 #define BGE_PCIMISCCTL_MASK_PCI_INTR    0x00000002
204 #define BGE_PCIMISCCTL_ENDIAN_BYTESWAP  0x00000004
205 #define BGE_PCIMISCCTL_ENDIAN_WORDSWAP  0x00000008
206 #define BGE_PCIMISCCTL_PCISTATE_RW      0x00000010
207 #define BGE_PCIMISCCTL_CLOCKCTL_RW      0x00000020
208 #define BGE_PCIMISCCTL_REG_WORDSWAP     0x00000040
209 #define BGE_PCIMISCCTL_INDIRECT_ACCESS  0x00000080
210 #define BGE_PCIMISCCTL_ASICREV          0xFFFF0000
211 #define BGE_PCIMISCCTL_ASICREV_SHIFT    16
212
213 #if BYTE_ORDER == LITTLE_ENDIAN
214 #define BGE_DMA_SWAP_OPTIONS            (BGE_MODECTL_WORDSWAP_NONFRAME |\
215                                          BGE_MODECTL_BYTESWAP_DATA |    \
216                                          BGE_MODECTL_WORDSWAP_DATA)
217 #else
218 #define BGE_DMA_SWAP_OPTIONS            (BGE_MODECTL_WORDSWAP_NONFRAME |\
219                                          BGE_MODECTL_BYTESWAP_NONFRAME |\
220                                          BGE_MODECTL_BYTESWAP_DATA |
221                                          BGE_MODECTL_WORDSWAP_DATA)
222 #endif
223
224 #define BGE_HIF_SWAP_OPTIONS            BGE_PCIMISCCTL_ENDIAN_WORDSWAP
225 #define BGE_INIT                        (BGE_HIF_SWAP_OPTIONS |         \
226                                          BGE_PCIMISCCTL_CLEAR_INTA |    \
227                                          BGE_PCIMISCCTL_MASK_PCI_INTR | \
228                                          BGE_PCIMISCCTL_INDIRECT_ACCESS)
229
230 #define BGE_CHIPID_TIGON_I              0x4000
231 #define BGE_CHIPID_TIGON_II             0x6000
232 #define BGE_CHIPID_BCM5700_A0           0x7000
233 #define BGE_CHIPID_BCM5700_A1           0x7001
234 #define BGE_CHIPID_BCM5700_B0           0x7100
235 #define BGE_CHIPID_BCM5700_B1           0x7101
236 #define BGE_CHIPID_BCM5700_B2           0x7102
237 #define BGE_CHIPID_BCM5700_B3           0x7103
238 #define BGE_CHIPID_BCM5700_ALTIMA       0x7104
239 #define BGE_CHIPID_BCM5700_C0           0x7200
240 #define BGE_CHIPID_BCM5701_A0           0x0000  /* grrrr */
241 #define BGE_CHIPID_BCM5701_B0           0x0100
242 #define BGE_CHIPID_BCM5701_B2           0x0102
243 #define BGE_CHIPID_BCM5701_B5           0x0105
244 #define BGE_CHIPID_BCM5703_A0           0x1000
245 #define BGE_CHIPID_BCM5703_A1           0x1001
246 #define BGE_CHIPID_BCM5703_A2           0x1002
247 #define BGE_CHIPID_BCM5703_A3           0x1003
248 #define BGE_CHIPID_BCM5703_B0           0x1100
249 #define BGE_CHIPID_BCM5704_A0           0x2000
250 #define BGE_CHIPID_BCM5704_A1           0x2001
251 #define BGE_CHIPID_BCM5704_A2           0x2002
252 #define BGE_CHIPID_BCM5704_A3           0x2003
253 #define BGE_CHIPID_BCM5704_B0           0x2100
254 #define BGE_CHIPID_BCM5705_A0           0x3000
255 #define BGE_CHIPID_BCM5705_A1           0x3001
256 #define BGE_CHIPID_BCM5705_A2           0x3002
257 #define BGE_CHIPID_BCM5705_A3           0x3003
258 #define BGE_CHIPID_BCM5750_A0           0x4000
259 #define BGE_CHIPID_BCM5750_A1           0x4001
260 #define BGE_CHIPID_BCM5750_A3           0x4003
261 #define BGE_CHIPID_BCM5750_B0           0x4100
262 #define BGE_CHIPID_BCM5750_B1           0x4101
263 #define BGE_CHIPID_BCM5750_C0           0x4200
264 #define BGE_CHIPID_BCM5750_C1           0x4201
265 #define BGE_CHIPID_BCM5750_C2           0x4202
266 #define BGE_CHIPID_BCM5714_A0           0x5000
267 #define BGE_CHIPID_BCM5752_A0           0x6000
268 #define BGE_CHIPID_BCM5752_A1           0x6001
269 #define BGE_CHIPID_BCM5752_A2           0x6002
270 #define BGE_CHIPID_BCM5714_B0           0x8000
271 #define BGE_CHIPID_BCM5714_B3           0x8003
272 #define BGE_CHIPID_BCM5715_A0           0x9000
273 #define BGE_CHIPID_BCM5715_A1           0x9001
274 #define BGE_CHIPID_BCM5715_A3           0x9003
275 #define BGE_CHIPID_BCM5722_A0           0xa200
276 #define BGE_CHIPID_BCM5755_A0           0xa000
277 #define BGE_CHIPID_BCM5755_A1           0xa001
278 #define BGE_CHIPID_BCM5755_A2           0xa002
279 #define BGE_CHIPID_BCM5754_A0           0xb000
280 #define BGE_CHIPID_BCM5754_A1           0xb001
281 #define BGE_CHIPID_BCM5754_A2           0xb002
282 #define BGE_CHIPID_BCM5761_A0           0x5761000
283 #define BGE_CHIPID_BCM5761_A1           0x5761100
284 #define BGE_CHIPID_BCM5784_A0           0x5784000
285 #define BGE_CHIPID_BCM5784_A1           0x5784100
286 #define BGE_CHIPID_BCM5787_A0           0xb000
287 #define BGE_CHIPID_BCM5787_A1           0xb001
288 #define BGE_CHIPID_BCM5787_A2           0xb002
289 #define BGE_CHIPID_BCM5906_A1           0xc001
290 #define BGE_CHIPID_BCM5906_A2           0xc002
291 #define BGE_CHIPID_BCM57780_A0          0x57780000
292 #define BGE_CHIPID_BCM57780_A1          0x57780001
293
294 /* shorthand one */
295 #define BGE_ASICREV(x)                  ((x) >> 12)
296 #define BGE_ASICREV_BCM5701             0x00
297 #define BGE_ASICREV_BCM5703             0x01
298 #define BGE_ASICREV_BCM5704             0x02
299 #define BGE_ASICREV_BCM5705             0x03
300 #define BGE_ASICREV_BCM5750             0x04
301 #define BGE_ASICREV_BCM5714_A0          0x05
302 #define BGE_ASICREV_BCM5752             0x06
303 #define BGE_ASICREV_BCM5700             0x07
304 #define BGE_ASICREV_BCM5780             0x08
305 #define BGE_ASICREV_BCM5714             0x09
306 #define BGE_ASICREV_BCM5755             0x0a
307 #define BGE_ASICREV_BCM5754             0x0b
308 #define BGE_ASICREV_BCM5787             0x0b
309 #define BGE_ASICREV_BCM5906             0x0c
310
311 /* Should consult BGE_PCI_PRODID_ASICREV for ChipID */
312 #define BGE_ASICREV_USE_PRODID_REG      0x0f
313 /* BGE_PCI_PRODID_ASICREV ASIC rev. identifiers. */ 
314 #define BGE_ASICREV_BCM5761             0x5761
315 #define BGE_ASICREV_BCM5784             0x5784
316 #define BGE_ASICREV_BCM5785             0x5785
317 #define BGE_ASICREV_BCM57780            0x57780
318
319 /* chip revisions */
320 #define BGE_CHIPREV(x)                  ((x) >> 8)
321 #define BGE_CHIPREV_5700_AX             0x70
322 #define BGE_CHIPREV_5700_BX             0x71
323 #define BGE_CHIPREV_5700_CX             0x72
324 #define BGE_CHIPREV_5701_AX             0x00
325 #define BGE_CHIPREV_5703_AX             0x10
326 #define BGE_CHIPREV_5704_AX             0x20
327 #define BGE_CHIPREV_5704_BX             0x21
328 #define BGE_CHIPREV_5750_AX             0x40
329 #define BGE_CHIPREV_5750_BX             0x41
330 /* BGE_PCI_PRODID_ASICREV chip rev. identifiers. */
331 #define BGE_CHIPREV_5761_AX             0x57611
332 #define BGE_CHIPREV_5784_AX             0x57841
333
334 /* PCI DMA Read/Write Control register */
335 #define BGE_PCIDMARWCTL_MINDMA          0x000000FF
336 #define BGE_PCIDMARWCTL_RDADRR_BNDRY    0x00000700
337 #define BGE_PCIDMARWCTL_WRADDR_BNDRY    0x00003800
338 #define BGE_PCIDMARWCTL_ONEDMA_ATONCE   0x00004000
339 #define BGE_PCIDMARWCTL_RD_WAT          0x00070000
340 # define BGE_PCIDMARWCTL_RD_WAT_SHIFT   16
341 #define BGE_PCIDMARWCTL_WR_WAT          0x00380000
342 # define BGE_PCIDMARWCTL_WR_WAT_SHIFT   19
343 #define BGE_PCIDMARWCTL_USE_MRM         0x00400000
344 #define BGE_PCIDMARWCTL_ASRT_ALL_BE     0x00800000
345 #define BGE_PCIDMARWCTL_DFLT_PCI_RD_CMD 0x0F000000
346 # define  BGE_PCIDMA_RWCTL_PCI_RD_CMD_SHIFT     24
347 #define BGE_PCIDMARWCTL_DFLT_PCI_WR_CMD 0xF0000000
348 # define  BGE_PCIDMA_RWCTL_PCI_WR_CMD_SHIFT     28
349
350 #define BGE_PCI_READ_BNDRY_DISABLE      0x00000000
351 #define BGE_PCI_READ_BNDRY_16BYTES      0x00000100
352 #define BGE_PCI_READ_BNDRY_32BYTES      0x00000200
353 #define BGE_PCI_READ_BNDRY_64BYTES      0x00000300
354 #define BGE_PCI_READ_BNDRY_128BYTES     0x00000400
355 #define BGE_PCI_READ_BNDRY_256BYTES     0x00000500
356 #define BGE_PCI_READ_BNDRY_512BYTES     0x00000600
357 #define BGE_PCI_READ_BNDRY_1024BYTES    0x00000700
358
359 #define BGE_PCI_WRITE_BNDRY_DISABLE     0x00000000
360 #define BGE_PCI_WRITE_BNDRY_16BYTES     0x00000800
361 #define BGE_PCI_WRITE_BNDRY_32BYTES     0x00001000
362 #define BGE_PCI_WRITE_BNDRY_64BYTES     0x00001800
363 #define BGE_PCI_WRITE_BNDRY_128BYTES    0x00002000
364 #define BGE_PCI_WRITE_BNDRY_256BYTES    0x00002800
365 #define BGE_PCI_WRITE_BNDRY_512BYTES    0x00003000
366 #define BGE_PCI_WRITE_BNDRY_1024BYTES   0x00003800
367
368 /*
369  * PCI state register -- note, this register is read only
370  * unless the PCISTATE_WR bit of the PCI Misc. Host Control
371  * register is set.
372  */
373 #define BGE_PCISTATE_FORCE_RESET        0x00000001
374 #define BGE_PCISTATE_INTR_STATE         0x00000002
375 #define BGE_PCISTATE_PCI_BUSMODE        0x00000004 /* 1 = PCI, 0 = PCI-X */
376 #define BGE_PCISTATE_PCI_BUSSPEED       0x00000008 /* 1 = 66/133, 0 = 33/66 */
377 #define BGE_PCISTATE_32BIT_BUS          0x00000010 /* 1 = 32bit, 0 = 64bit */
378 #define BGE_PCISTATE_WANT_EXPROM        0x00000020
379 #define BGE_PCISTATE_EXPROM_RETRY       0x00000040
380 #define BGE_PCISTATE_FLATVIEW_MODE      0x00000100
381 #define BGE_PCISTATE_PCI_TGT_RETRY_MAX  0x00000E00
382
383 /*
384  * PCI Clock Control register -- note, this register is read only
385  * unless the CLOCKCTL_RW bit of the PCI Misc. Host Control
386  * register is set.
387  */
388 #define BGE_PCICLOCKCTL_DETECTED_SPEED  0x0000000F
389 #define BGE_PCICLOCKCTL_M66EN           0x00000080
390 #define BGE_PCICLOCKCTL_LOWPWR_CLKMODE  0x00000200
391 #define BGE_PCICLOCKCTL_RXCPU_CLK_DIS   0x00000400
392 #define BGE_PCICLOCKCTL_TXCPU_CLK_DIS   0x00000800
393 #define BGE_PCICLOCKCTL_ALTCLK          0x00001000
394 #define BGE_PCICLOCKCTL_ALTCLK_SRC      0x00002000
395 #define BGE_PCICLOCKCTL_PCIPLL_DISABLE  0x00004000
396 #define BGE_PCICLOCKCTL_SYSPLL_DISABLE  0x00008000
397 #define BGE_PCICLOCKCTL_BIST_ENABLE     0x00010000
398
399
400 #ifndef PCIM_CMD_MWIEN
401 #define PCIM_CMD_MWIEN                  0x0010
402 #endif
403
404 /*
405  * High priority mailbox registers
406  * Each mailbox is 64-bits wide, though we only use the
407  * lower 32 bits. To write a 64-bit value, write the upper 32 bits
408  * first. The NIC will load the mailbox after the lower 32 bit word
409  * has been updated.
410  */
411 #define BGE_MBX_IRQ0_HI                 0x0200
412 #define BGE_MBX_IRQ0_LO                 0x0204
413 #define BGE_MBX_IRQ1_HI                 0x0208
414 #define BGE_MBX_IRQ1_LO                 0x020C
415 #define BGE_MBX_IRQ2_HI                 0x0210
416 #define BGE_MBX_IRQ2_LO                 0x0214
417 #define BGE_MBX_IRQ3_HI                 0x0218
418 #define BGE_MBX_IRQ3_LO                 0x021C
419 #define BGE_MBX_GEN0_HI                 0x0220
420 #define BGE_MBX_GEN0_LO                 0x0224
421 #define BGE_MBX_GEN1_HI                 0x0228
422 #define BGE_MBX_GEN1_LO                 0x022C
423 #define BGE_MBX_GEN2_HI                 0x0230
424 #define BGE_MBX_GEN2_LO                 0x0234
425 #define BGE_MBX_GEN3_HI                 0x0228
426 #define BGE_MBX_GEN3_LO                 0x022C
427 #define BGE_MBX_GEN4_HI                 0x0240
428 #define BGE_MBX_GEN4_LO                 0x0244
429 #define BGE_MBX_GEN5_HI                 0x0248
430 #define BGE_MBX_GEN5_LO                 0x024C
431 #define BGE_MBX_GEN6_HI                 0x0250
432 #define BGE_MBX_GEN6_LO                 0x0254
433 #define BGE_MBX_GEN7_HI                 0x0258
434 #define BGE_MBX_GEN7_LO                 0x025C
435 #define BGE_MBX_RELOAD_STATS_HI         0x0260
436 #define BGE_MBX_RELOAD_STATS_LO         0x0264
437 #define BGE_MBX_RX_STD_PROD_HI          0x0268
438 #define BGE_MBX_RX_STD_PROD_LO          0x026C
439 #define BGE_MBX_RX_JUMBO_PROD_HI        0x0270
440 #define BGE_MBX_RX_JUMBO_PROD_LO        0x0274
441 #define BGE_MBX_RX_MINI_PROD_HI         0x0278
442 #define BGE_MBX_RX_MINI_PROD_LO         0x027C
443 #define BGE_MBX_RX_CONS0_HI             0x0280
444 #define BGE_MBX_RX_CONS0_LO             0x0284
445 #define BGE_MBX_RX_CONS1_HI             0x0288
446 #define BGE_MBX_RX_CONS1_LO             0x028C
447 #define BGE_MBX_RX_CONS2_HI             0x0290
448 #define BGE_MBX_RX_CONS2_LO             0x0294
449 #define BGE_MBX_RX_CONS3_HI             0x0298
450 #define BGE_MBX_RX_CONS3_LO             0x029C
451 #define BGE_MBX_RX_CONS4_HI             0x02A0
452 #define BGE_MBX_RX_CONS4_LO             0x02A4
453 #define BGE_MBX_RX_CONS5_HI             0x02A8
454 #define BGE_MBX_RX_CONS5_LO             0x02AC
455 #define BGE_MBX_RX_CONS6_HI             0x02B0
456 #define BGE_MBX_RX_CONS6_LO             0x02B4
457 #define BGE_MBX_RX_CONS7_HI             0x02B8
458 #define BGE_MBX_RX_CONS7_LO             0x02BC
459 #define BGE_MBX_RX_CONS8_HI             0x02C0
460 #define BGE_MBX_RX_CONS8_LO             0x02C4
461 #define BGE_MBX_RX_CONS9_HI             0x02C8
462 #define BGE_MBX_RX_CONS9_LO             0x02CC
463 #define BGE_MBX_RX_CONS10_HI            0x02D0
464 #define BGE_MBX_RX_CONS10_LO            0x02D4
465 #define BGE_MBX_RX_CONS11_HI            0x02D8
466 #define BGE_MBX_RX_CONS11_LO            0x02DC
467 #define BGE_MBX_RX_CONS12_HI            0x02E0
468 #define BGE_MBX_RX_CONS12_LO            0x02E4
469 #define BGE_MBX_RX_CONS13_HI            0x02E8
470 #define BGE_MBX_RX_CONS13_LO            0x02EC
471 #define BGE_MBX_RX_CONS14_HI            0x02F0
472 #define BGE_MBX_RX_CONS14_LO            0x02F4
473 #define BGE_MBX_RX_CONS15_HI            0x02F8
474 #define BGE_MBX_RX_CONS15_LO            0x02FC
475 #define BGE_MBX_TX_HOST_PROD0_HI        0x0300
476 #define BGE_MBX_TX_HOST_PROD0_LO        0x0304
477 #define BGE_MBX_TX_HOST_PROD1_HI        0x0308
478 #define BGE_MBX_TX_HOST_PROD1_LO        0x030C
479 #define BGE_MBX_TX_HOST_PROD2_HI        0x0310
480 #define BGE_MBX_TX_HOST_PROD2_LO        0x0314
481 #define BGE_MBX_TX_HOST_PROD3_HI        0x0318
482 #define BGE_MBX_TX_HOST_PROD3_LO        0x031C
483 #define BGE_MBX_TX_HOST_PROD4_HI        0x0320
484 #define BGE_MBX_TX_HOST_PROD4_LO        0x0324
485 #define BGE_MBX_TX_HOST_PROD5_HI        0x0328
486 #define BGE_MBX_TX_HOST_PROD5_LO        0x032C
487 #define BGE_MBX_TX_HOST_PROD6_HI        0x0330
488 #define BGE_MBX_TX_HOST_PROD6_LO        0x0334
489 #define BGE_MBX_TX_HOST_PROD7_HI        0x0338
490 #define BGE_MBX_TX_HOST_PROD7_LO        0x033C
491 #define BGE_MBX_TX_HOST_PROD8_HI        0x0340
492 #define BGE_MBX_TX_HOST_PROD8_LO        0x0344
493 #define BGE_MBX_TX_HOST_PROD9_HI        0x0348
494 #define BGE_MBX_TX_HOST_PROD9_LO        0x034C
495 #define BGE_MBX_TX_HOST_PROD10_HI       0x0350
496 #define BGE_MBX_TX_HOST_PROD10_LO       0x0354
497 #define BGE_MBX_TX_HOST_PROD11_HI       0x0358
498 #define BGE_MBX_TX_HOST_PROD11_LO       0x035C
499 #define BGE_MBX_TX_HOST_PROD12_HI       0x0360
500 #define BGE_MBX_TX_HOST_PROD12_LO       0x0364
501 #define BGE_MBX_TX_HOST_PROD13_HI       0x0368
502 #define BGE_MBX_TX_HOST_PROD13_LO       0x036C
503 #define BGE_MBX_TX_HOST_PROD14_HI       0x0370
504 #define BGE_MBX_TX_HOST_PROD14_LO       0x0374
505 #define BGE_MBX_TX_HOST_PROD15_HI       0x0378
506 #define BGE_MBX_TX_HOST_PROD15_LO       0x037C
507 #define BGE_MBX_TX_NIC_PROD0_HI         0x0380
508 #define BGE_MBX_TX_NIC_PROD0_LO         0x0384
509 #define BGE_MBX_TX_NIC_PROD1_HI         0x0388
510 #define BGE_MBX_TX_NIC_PROD1_LO         0x038C
511 #define BGE_MBX_TX_NIC_PROD2_HI         0x0390
512 #define BGE_MBX_TX_NIC_PROD2_LO         0x0394
513 #define BGE_MBX_TX_NIC_PROD3_HI         0x0398
514 #define BGE_MBX_TX_NIC_PROD3_LO         0x039C
515 #define BGE_MBX_TX_NIC_PROD4_HI         0x03A0
516 #define BGE_MBX_TX_NIC_PROD4_LO         0x03A4
517 #define BGE_MBX_TX_NIC_PROD5_HI         0x03A8
518 #define BGE_MBX_TX_NIC_PROD5_LO         0x03AC
519 #define BGE_MBX_TX_NIC_PROD6_HI         0x03B0
520 #define BGE_MBX_TX_NIC_PROD6_LO         0x03B4
521 #define BGE_MBX_TX_NIC_PROD7_HI         0x03B8
522 #define BGE_MBX_TX_NIC_PROD7_LO         0x03BC
523 #define BGE_MBX_TX_NIC_PROD8_HI         0x03C0
524 #define BGE_MBX_TX_NIC_PROD8_LO         0x03C4
525 #define BGE_MBX_TX_NIC_PROD9_HI         0x03C8
526 #define BGE_MBX_TX_NIC_PROD9_LO         0x03CC
527 #define BGE_MBX_TX_NIC_PROD10_HI        0x03D0
528 #define BGE_MBX_TX_NIC_PROD10_LO        0x03D4
529 #define BGE_MBX_TX_NIC_PROD11_HI        0x03D8
530 #define BGE_MBX_TX_NIC_PROD11_LO        0x03DC
531 #define BGE_MBX_TX_NIC_PROD12_HI        0x03E0
532 #define BGE_MBX_TX_NIC_PROD12_LO        0x03E4
533 #define BGE_MBX_TX_NIC_PROD13_HI        0x03E8
534 #define BGE_MBX_TX_NIC_PROD13_LO        0x03EC
535 #define BGE_MBX_TX_NIC_PROD14_HI        0x03F0
536 #define BGE_MBX_TX_NIC_PROD14_LO        0x03F4
537 #define BGE_MBX_TX_NIC_PROD15_HI        0x03F8
538 #define BGE_MBX_TX_NIC_PROD15_LO        0x03FC
539
540 #define BGE_TX_RINGS_MAX                4
541 #define BGE_TX_RINGS_EXTSSRAM_MAX       16
542 #define BGE_RX_RINGS_MAX                16
543
544 /* Ethernet MAC control registers */
545 #define BGE_MAC_MODE                    0x0400
546 #define BGE_MAC_STS                     0x0404
547 #define BGE_MAC_EVT_ENB                 0x0408
548 #define BGE_MAC_LED_CTL                 0x040C
549 #define BGE_MAC_ADDR1_LO                0x0410
550 #define BGE_MAC_ADDR1_HI                0x0414
551 #define BGE_MAC_ADDR2_LO                0x0418
552 #define BGE_MAC_ADDR2_HI                0x041C
553 #define BGE_MAC_ADDR3_LO                0x0420
554 #define BGE_MAC_ADDR3_HI                0x0424
555 #define BGE_MAC_ADDR4_LO                0x0428
556 #define BGE_MAC_ADDR4_HI                0x042C
557 #define BGE_WOL_PATPTR                  0x0430
558 #define BGE_WOL_PATCFG                  0x0434
559 #define BGE_TX_RANDOM_BACKOFF           0x0438
560 #define BGE_RX_MTU                      0x043C
561 #define BGE_GBIT_PCS_TEST               0x0440
562 #define BGE_TX_TBI_AUTONEG              0x0444
563 #define BGE_RX_TBI_AUTONEG              0x0448
564 #define BGE_MI_COMM                     0x044C
565 #define BGE_MI_STS                      0x0450
566 #define BGE_MI_MODE                     0x0454
567 #define BGE_AUTOPOLL_STS                0x0458
568 #define BGE_TX_MODE                     0x045C
569 #define BGE_TX_STS                      0x0460
570 #define BGE_TX_LENGTHS                  0x0464
571 #define BGE_RX_MODE                     0x0468
572 #define BGE_RX_STS                      0x046C
573 #define BGE_MAR0                        0x0470
574 #define BGE_MAR1                        0x0474
575 #define BGE_MAR2                        0x0478
576 #define BGE_MAR3                        0x047C
577 #define BGE_RX_BD_RULES_CTL0            0x0480
578 #define BGE_RX_BD_RULES_MASKVAL0        0x0484
579 #define BGE_RX_BD_RULES_CTL1            0x0488
580 #define BGE_RX_BD_RULES_MASKVAL1        0x048C
581 #define BGE_RX_BD_RULES_CTL2            0x0490
582 #define BGE_RX_BD_RULES_MASKVAL2        0x0494
583 #define BGE_RX_BD_RULES_CTL3            0x0498
584 #define BGE_RX_BD_RULES_MASKVAL3        0x049C
585 #define BGE_RX_BD_RULES_CTL4            0x04A0
586 #define BGE_RX_BD_RULES_MASKVAL4        0x04A4
587 #define BGE_RX_BD_RULES_CTL5            0x04A8
588 #define BGE_RX_BD_RULES_MASKVAL5        0x04AC
589 #define BGE_RX_BD_RULES_CTL6            0x04B0
590 #define BGE_RX_BD_RULES_MASKVAL6        0x04B4
591 #define BGE_RX_BD_RULES_CTL7            0x04B8
592 #define BGE_RX_BD_RULES_MASKVAL7        0x04BC
593 #define BGE_RX_BD_RULES_CTL8            0x04C0
594 #define BGE_RX_BD_RULES_MASKVAL8        0x04C4
595 #define BGE_RX_BD_RULES_CTL9            0x04C8
596 #define BGE_RX_BD_RULES_MASKVAL9        0x04CC
597 #define BGE_RX_BD_RULES_CTL10           0x04D0
598 #define BGE_RX_BD_RULES_MASKVAL10       0x04D4
599 #define BGE_RX_BD_RULES_CTL11           0x04D8
600 #define BGE_RX_BD_RULES_MASKVAL11       0x04DC
601 #define BGE_RX_BD_RULES_CTL12           0x04E0
602 #define BGE_RX_BD_RULES_MASKVAL12       0x04E4
603 #define BGE_RX_BD_RULES_CTL13           0x04E8
604 #define BGE_RX_BD_RULES_MASKVAL13       0x04EC
605 #define BGE_RX_BD_RULES_CTL14           0x04F0
606 #define BGE_RX_BD_RULES_MASKVAL14       0x04F4
607 #define BGE_RX_BD_RULES_CTL15           0x04F8
608 #define BGE_RX_BD_RULES_MASKVAL15       0x04FC
609 #define BGE_RX_RULES_CFG                0x0500
610 #define BGE_MAX_RX_FRAME_LOWAT          0x0504
611 #define BGE_SERDES_CFG                  0x0590
612 #define BGE_SERDES_STS                  0x0594
613 #define BGE_SGDIG_CFG                   0x05B0
614 #define BGE_SGDIG_STS                   0x05B4
615 #define BGE_RX_STATS                    0x0800
616 #define BGE_TX_STATS                    0x0880
617
618 /* Ethernet MAC Mode register */
619 #define BGE_MACMODE_RESET               0x00000001
620 #define BGE_MACMODE_HALF_DUPLEX         0x00000002
621 #define BGE_MACMODE_PORTMODE            0x0000000C
622 #define BGE_MACMODE_LOOPBACK            0x00000010
623 #define BGE_MACMODE_RX_TAGGEDPKT        0x00000080
624 #define BGE_MACMODE_TX_BURST_ENB        0x00000100
625 #define BGE_MACMODE_MAX_DEFER           0x00000200
626 #define BGE_MACMODE_LINK_POLARITY       0x00000400
627 #define BGE_MACMODE_RX_STATS_ENB        0x00000800
628 #define BGE_MACMODE_RX_STATS_CLEAR      0x00001000
629 #define BGE_MACMODE_RX_STATS_FLUSH      0x00002000
630 #define BGE_MACMODE_TX_STATS_ENB        0x00004000
631 #define BGE_MACMODE_TX_STATS_CLEAR      0x00008000
632 #define BGE_MACMODE_TX_STATS_FLUSH      0x00010000
633 #define BGE_MACMODE_TBI_SEND_CFGS       0x00020000
634 #define BGE_MACMODE_MAGIC_PKT_ENB       0x00040000
635 #define BGE_MACMODE_ACPI_PWRON_ENB      0x00080000
636 #define BGE_MACMODE_MIP_ENB             0x00100000
637 #define BGE_MACMODE_TXDMA_ENB           0x00200000
638 #define BGE_MACMODE_RXDMA_ENB           0x00400000
639 #define BGE_MACMODE_FRMHDR_DMA_ENB      0x00800000
640
641 #define BGE_PORTMODE_NONE               0x00000000
642 #define BGE_PORTMODE_MII                0x00000004
643 #define BGE_PORTMODE_GMII               0x00000008
644 #define BGE_PORTMODE_TBI                0x0000000C
645
646 /* MAC Status register */
647 #define BGE_MACSTAT_TBI_PCS_SYNCHED     0x00000001
648 #define BGE_MACSTAT_TBI_SIGNAL_DETECT   0x00000002
649 #define BGE_MACSTAT_RX_CFG              0x00000004
650 #define BGE_MACSTAT_CFG_CHANGED         0x00000008
651 #define BGE_MACSTAT_SYNC_CHANGED        0x00000010
652 #define BGE_MACSTAT_PORT_DECODE_ERROR   0x00000400
653 #define BGE_MACSTAT_LINK_CHANGED        0x00001000
654 #define BGE_MACSTAT_MI_COMPLETE         0x00400000
655 #define BGE_MACSTAT_MI_INTERRUPT        0x00800000
656 #define BGE_MACSTAT_AUTOPOLL_ERROR      0x01000000
657 #define BGE_MACSTAT_ODI_ERROR           0x02000000
658 #define BGE_MACSTAT_RXSTAT_OFLOW        0x04000000
659 #define BGE_MACSTAT_TXSTAT_OFLOW        0x08000000
660
661 /* MAC Event Enable Register */
662 #define BGE_EVTENB_PORT_DECODE_ERROR    0x00000400
663 #define BGE_EVTENB_LINK_CHANGED         0x00001000
664 #define BGE_EVTENB_MI_COMPLETE          0x00400000
665 #define BGE_EVTENB_MI_INTERRUPT         0x00800000
666 #define BGE_EVTENB_AUTOPOLL_ERROR       0x01000000
667 #define BGE_EVTENB_ODI_ERROR            0x02000000
668 #define BGE_EVTENB_RXSTAT_OFLOW         0x04000000
669 #define BGE_EVTENB_TXSTAT_OFLOW         0x08000000
670
671 /* LED Control Register */
672 #define BGE_LEDCTL_LINKLED_OVERRIDE     0x00000001
673 #define BGE_LEDCTL_1000MBPS_LED         0x00000002
674 #define BGE_LEDCTL_100MBPS_LED          0x00000004
675 #define BGE_LEDCTL_10MBPS_LED           0x00000008
676 #define BGE_LEDCTL_TRAFLED_OVERRIDE     0x00000010
677 #define BGE_LEDCTL_TRAFLED_BLINK        0x00000020
678 #define BGE_LEDCTL_TREFLED_BLINK_2      0x00000040
679 #define BGE_LEDCTL_1000MBPS_STS         0x00000080
680 #define BGE_LEDCTL_100MBPS_STS          0x00000100
681 #define BGE_LEDCTL_10MBPS_STS           0x00000200
682 #define BGE_LEDCTL_TRADLED_STS          0x00000400
683 #define BGE_LEDCTL_BLINKPERIOD          0x7FF80000
684 #define BGE_LEDCTL_BLINKPERIOD_OVERRIDE 0x80000000
685
686 /* TX backoff seed register */
687 #define BGE_TX_BACKOFF_SEED_MASK        0x3F
688
689 /* Autopoll status register */
690 #define BGE_AUTOPOLLSTS_ERROR           0x00000001
691
692 /* Transmit MAC mode register */
693 #define BGE_TXMODE_RESET                0x00000001
694 #define BGE_TXMODE_ENABLE               0x00000002
695 #define BGE_TXMODE_FLOWCTL_ENABLE       0x00000010
696 #define BGE_TXMODE_BIGBACKOFF_ENABLE    0x00000020
697 #define BGE_TXMODE_LONGPAUSE_ENABLE     0x00000040
698
699 /* Transmit MAC status register */
700 #define BGE_TXSTAT_RX_XOFFED            0x00000001
701 #define BGE_TXSTAT_SENT_XOFF            0x00000002
702 #define BGE_TXSTAT_SENT_XON             0x00000004
703 #define BGE_TXSTAT_LINK_UP              0x00000008
704 #define BGE_TXSTAT_ODI_UFLOW            0x00000010
705 #define BGE_TXSTAT_ODI_OFLOW            0x00000020
706
707 /* Transmit MAC lengths register */
708 #define BGE_TXLEN_SLOTTIME              0x000000FF
709 #define BGE_TXLEN_IPG                   0x00000F00
710 #define BGE_TXLEN_CRS                   0x00003000
711
712 /* Receive MAC mode register */
713 #define BGE_RXMODE_RESET                0x00000001
714 #define BGE_RXMODE_ENABLE               0x00000002
715 #define BGE_RXMODE_FLOWCTL_ENABLE       0x00000004
716 #define BGE_RXMODE_RX_GIANTS            0x00000020
717 #define BGE_RXMODE_RX_RUNTS             0x00000040
718 #define BGE_RXMODE_8022_LENCHECK        0x00000080
719 #define BGE_RXMODE_RX_PROMISC           0x00000100
720 #define BGE_RXMODE_RX_NO_CRC_CHECK      0x00000200
721 #define BGE_RXMODE_RX_KEEP_VLAN_DIAG    0x00000400
722
723 /* Receive MAC status register */
724 #define BGE_RXSTAT_REMOTE_XOFFED        0x00000001
725 #define BGE_RXSTAT_RCVD_XOFF            0x00000002
726 #define BGE_RXSTAT_RCVD_XON             0x00000004
727
728 /* Receive Rules Control register */
729 #define BGE_RXRULECTL_OFFSET            0x000000FF
730 #define BGE_RXRULECTL_CLASS             0x00001F00
731 #define BGE_RXRULECTL_HDRTYPE           0x0000E000
732 #define BGE_RXRULECTL_COMPARE_OP        0x00030000
733 #define BGE_RXRULECTL_MAP               0x01000000
734 #define BGE_RXRULECTL_DISCARD           0x02000000
735 #define BGE_RXRULECTL_MASK              0x04000000
736 #define BGE_RXRULECTL_ACTIVATE_PROC3    0x08000000
737 #define BGE_RXRULECTL_ACTIVATE_PROC2    0x10000000
738 #define BGE_RXRULECTL_ACTIVATE_PROC1    0x20000000
739 #define BGE_RXRULECTL_ANDWITHNEXT       0x40000000
740
741 /* Receive Rules Mask register */
742 #define BGE_RXRULEMASK_VALUE            0x0000FFFF
743 #define BGE_RXRULEMASK_MASKVAL          0xFFFF0000
744
745 /* SERDES configuration register */
746 #define BGE_SERDESCFG_RXR               0x00000007 /* phase interpolator */
747 #define BGE_SERDESCFG_RXG               0x00000018 /* rx gain setting */
748 #define BGE_SERDESCFG_RXEDGESEL         0x00000040 /* rising/falling egde */
749 #define BGE_SERDESCFG_TX_BIAS           0x00000380 /* TXDAC bias setting */
750 #define BGE_SERDESCFG_IBMAX             0x00000400 /* bias current +25% */
751 #define BGE_SERDESCFG_IBMIN             0x00000800 /* bias current -25% */
752 #define BGE_SERDESCFG_TXMODE            0x00001000
753 #define BGE_SERDESCFG_TXEDGESEL         0x00002000 /* rising/falling edge */
754 #define BGE_SERDESCFG_MODE              0x00004000 /* TXCP/TXCN disabled */
755 #define BGE_SERDESCFG_PLLTEST           0x00008000 /* PLL test mode */
756 #define BGE_SERDESCFG_CDET              0x00010000 /* comma detect enable */
757 #define BGE_SERDESCFG_TBILOOP           0x00020000 /* local loopback */
758 #define BGE_SERDESCFG_REMLOOP           0x00040000 /* remote loopback */
759 #define BGE_SERDESCFG_INVPHASE          0x00080000 /* Reverse 125Mhz clock */
760 #define BGE_SERDESCFG_12REGCTL          0x00300000 /* 1.2v regulator ctl */
761 #define BGE_SERDESCFG_REGCTL            0x00C00000 /* regulator ctl (2.5v) */
762
763 /* SERDES status register */
764 #define BGE_SERDESSTS_RXSTAT            0x0000000F /* receive status bits */
765 #define BGE_SERDESSTS_CDET              0x00000010 /* comma code detected */
766
767 /* SGDIG config (not documented) */
768 #define BGE_SGDIGCFG_PAUSE_CAP          0x00000800
769 #define BGE_SGDIGCFG_ASYM_PAUSE         0x00001000
770 #define BGE_SGDIGCFG_SEND               0x40000000
771 #define BGE_SGDIGCFG_AUTO               0x80000000
772
773 /* SGDIG status (not documented) */
774 #define BGE_SGDIGSTS_PAUSE_CAP          0x00080000
775 #define BGE_SGDIGSTS_ASYM_PAUSE         0x00100000
776 #define BGE_SGDIGSTS_DONE               0x00000002
777
778 /* MI communication register */
779 #define BGE_MICOMM_DATA                 0x0000FFFF
780 #define BGE_MICOMM_REG                  0x001F0000
781 #define BGE_MICOMM_PHY                  0x03E00000
782 #define BGE_MICOMM_CMD                  0x0C000000
783 #define BGE_MICOMM_READFAIL             0x10000000
784 #define BGE_MICOMM_BUSY                 0x20000000
785
786 #define BGE_MIREG(x)    ((x & 0x1F) << 16)
787 #define BGE_MIPHY(x)    ((x & 0x1F) << 21)
788 #define BGE_MICMD_WRITE                 0x04000000
789 #define BGE_MICMD_READ                  0x08000000
790
791 /* MI status register */
792 #define BGE_MISTS_LINK                  0x00000001
793 #define BGE_MISTS_10MBPS                0x00000002
794
795 #define BGE_MIMODE_CLK_10MHZ            0x00000001
796 #define BGE_MIMODE_SHORTPREAMBLE        0x00000002
797 #define BGE_MIMODE_AUTOPOLL             0x00000010
798 #define BGE_MIMODE_CLKCNT               0x001F0000
799 #define BGE_MIMODE_500KHZ_CONST         0x00008000
800 #define BGE_MIMODE_BASE                 0x000C0000
801
802
803 /*
804  * Send data initiator control registers.
805  */
806 #define BGE_SDI_MODE                    0x0C00
807 #define BGE_SDI_STATUS                  0x0C04
808 #define BGE_SDI_STATS_CTL               0x0C08
809 #define BGE_SDI_STATS_ENABLE_MASK       0x0C0C
810 #define BGE_SDI_STATS_INCREMENT_MASK    0x0C10
811 #define BGE_LOCSTATS_COS0               0x0C80
812 #define BGE_LOCSTATS_COS1               0x0C84
813 #define BGE_LOCSTATS_COS2               0x0C88
814 #define BGE_LOCSTATS_COS3               0x0C8C
815 #define BGE_LOCSTATS_COS4               0x0C90
816 #define BGE_LOCSTATS_COS5               0x0C84
817 #define BGE_LOCSTATS_COS6               0x0C98
818 #define BGE_LOCSTATS_COS7               0x0C9C
819 #define BGE_LOCSTATS_COS8               0x0CA0
820 #define BGE_LOCSTATS_COS9               0x0CA4
821 #define BGE_LOCSTATS_COS10              0x0CA8
822 #define BGE_LOCSTATS_COS11              0x0CAC
823 #define BGE_LOCSTATS_COS12              0x0CB0
824 #define BGE_LOCSTATS_COS13              0x0CB4
825 #define BGE_LOCSTATS_COS14              0x0CB8
826 #define BGE_LOCSTATS_COS15              0x0CBC
827 #define BGE_LOCSTATS_DMA_RQ_FULL        0x0CC0
828 #define BGE_LOCSTATS_DMA_HIPRIO_RQ_FULL 0x0CC4
829 #define BGE_LOCSTATS_SDC_QUEUE_FULL     0x0CC8
830 #define BGE_LOCSTATS_NIC_SENDPROD_SET   0x0CCC
831 #define BGE_LOCSTATS_STATS_UPDATED      0x0CD0
832 #define BGE_LOCSTATS_IRQS               0x0CD4
833 #define BGE_LOCSTATS_AVOIDED_IRQS       0x0CD8
834 #define BGE_LOCSTATS_TX_THRESH_HIT      0x0CDC
835
836 /* Send Data Initiator mode register */
837 #define BGE_SDIMODE_RESET               0x00000001
838 #define BGE_SDIMODE_ENABLE              0x00000002
839 #define BGE_SDIMODE_STATS_OFLOW_ATTN    0x00000004
840
841 /* Send Data Initiator stats register */
842 #define BGE_SDISTAT_STATS_OFLOW_ATTN    0x00000004
843
844 /* Send Data Initiator stats control register */
845 #define BGE_SDISTATSCTL_ENABLE          0x00000001
846 #define BGE_SDISTATSCTL_FASTER          0x00000002
847 #define BGE_SDISTATSCTL_CLEAR           0x00000004
848 #define BGE_SDISTATSCTL_FORCEFLUSH      0x00000008
849 #define BGE_SDISTATSCTL_FORCEZERO       0x00000010
850
851 /*
852  * Send Data Completion Control registers
853  */
854 #define BGE_SDC_MODE                    0x1000
855 #define BGE_SDC_STATUS                  0x1004
856
857 /* Send Data completion mode register */
858 #define BGE_SDCMODE_RESET               0x00000001
859 #define BGE_SDCMODE_ENABLE              0x00000002
860 #define BGE_SDCMODE_ATTN                0x00000004
861 #define BGE_SDCMODE_CDELAY              0x00000010
862
863 /* Send Data completion status register */
864 #define BGE_SDCSTAT_ATTN                0x00000004
865
866 /*
867  * Send BD Ring Selector Control registers
868  */
869 #define BGE_SRS_MODE                    0x1400
870 #define BGE_SRS_STATUS                  0x1404
871 #define BGE_SRS_HWDIAG                  0x1408
872 #define BGE_SRS_LOC_NIC_CONS0           0x1440
873 #define BGE_SRS_LOC_NIC_CONS1           0x1444
874 #define BGE_SRS_LOC_NIC_CONS2           0x1448
875 #define BGE_SRS_LOC_NIC_CONS3           0x144C
876 #define BGE_SRS_LOC_NIC_CONS4           0x1450
877 #define BGE_SRS_LOC_NIC_CONS5           0x1454
878 #define BGE_SRS_LOC_NIC_CONS6           0x1458
879 #define BGE_SRS_LOC_NIC_CONS7           0x145C
880 #define BGE_SRS_LOC_NIC_CONS8           0x1460
881 #define BGE_SRS_LOC_NIC_CONS9           0x1464
882 #define BGE_SRS_LOC_NIC_CONS10          0x1468
883 #define BGE_SRS_LOC_NIC_CONS11          0x146C
884 #define BGE_SRS_LOC_NIC_CONS12          0x1470
885 #define BGE_SRS_LOC_NIC_CONS13          0x1474
886 #define BGE_SRS_LOC_NIC_CONS14          0x1478
887 #define BGE_SRS_LOC_NIC_CONS15          0x147C
888
889 /* Send BD Ring Selector Mode register */
890 #define BGE_SRSMODE_RESET               0x00000001
891 #define BGE_SRSMODE_ENABLE              0x00000002
892 #define BGE_SRSMODE_ATTN                0x00000004
893
894 /* Send BD Ring Selector Status register */
895 #define BGE_SRSSTAT_ERROR               0x00000004
896
897 /* Send BD Ring Selector HW Diagnostics register */
898 #define BGE_SRSHWDIAG_STATE             0x0000000F
899 #define BGE_SRSHWDIAG_CURRINGNUM        0x000000F0
900 #define BGE_SRSHWDIAG_STAGEDRINGNUM     0x00000F00
901 #define BGE_SRSHWDIAG_RINGNUM_IN_MBX    0x0000F000
902
903 /*
904  * Send BD Initiator Selector Control registers
905  */
906 #define BGE_SBDI_MODE                   0x1800
907 #define BGE_SBDI_STATUS                 0x1804
908 #define BGE_SBDI_LOC_NIC_PROD0          0x1808
909 #define BGE_SBDI_LOC_NIC_PROD1          0x180C
910 #define BGE_SBDI_LOC_NIC_PROD2          0x1810
911 #define BGE_SBDI_LOC_NIC_PROD3          0x1814
912 #define BGE_SBDI_LOC_NIC_PROD4          0x1818
913 #define BGE_SBDI_LOC_NIC_PROD5          0x181C
914 #define BGE_SBDI_LOC_NIC_PROD6          0x1820
915 #define BGE_SBDI_LOC_NIC_PROD7          0x1824
916 #define BGE_SBDI_LOC_NIC_PROD8          0x1828
917 #define BGE_SBDI_LOC_NIC_PROD9          0x182C
918 #define BGE_SBDI_LOC_NIC_PROD10         0x1830
919 #define BGE_SBDI_LOC_NIC_PROD11         0x1834
920 #define BGE_SBDI_LOC_NIC_PROD12         0x1838
921 #define BGE_SBDI_LOC_NIC_PROD13         0x183C
922 #define BGE_SBDI_LOC_NIC_PROD14         0x1840
923 #define BGE_SBDI_LOC_NIC_PROD15         0x1844
924
925 /* Send BD Initiator Mode register */
926 #define BGE_SBDIMODE_RESET              0x00000001
927 #define BGE_SBDIMODE_ENABLE             0x00000002
928 #define BGE_SBDIMODE_ATTN               0x00000004
929
930 /* Send BD Initiator Status register */
931 #define BGE_SBDISTAT_ERROR              0x00000004
932
933 /*
934  * Send BD Completion Control registers
935  */
936 #define BGE_SBDC_MODE                   0x1C00
937 #define BGE_SBDC_STATUS                 0x1C04
938
939 /* Send BD Completion Control Mode register */
940 #define BGE_SBDCMODE_RESET              0x00000001
941 #define BGE_SBDCMODE_ENABLE             0x00000002
942 #define BGE_SBDCMODE_ATTN               0x00000004
943
944 /* Send BD Completion Control Status register */
945 #define BGE_SBDCSTAT_ATTN               0x00000004
946
947 /*
948  * Receive List Placement Control registers
949  */
950 #define BGE_RXLP_MODE                   0x2000
951 #define BGE_RXLP_STATUS                 0x2004
952 #define BGE_RXLP_SEL_LIST_LOCK          0x2008
953 #define BGE_RXLP_SEL_NON_EMPTY_BITS     0x200C
954 #define BGE_RXLP_CFG                    0x2010
955 #define BGE_RXLP_STATS_CTL              0x2014
956 #define BGE_RXLP_STATS_ENABLE_MASK      0x2018
957 #define BGE_RXLP_STATS_INCREMENT_MASK   0x201C
958 #define BGE_RXLP_HEAD0                  0x2100
959 #define BGE_RXLP_TAIL0                  0x2104
960 #define BGE_RXLP_COUNT0                 0x2108
961 #define BGE_RXLP_HEAD1                  0x2110
962 #define BGE_RXLP_TAIL1                  0x2114
963 #define BGE_RXLP_COUNT1                 0x2118
964 #define BGE_RXLP_HEAD2                  0x2120
965 #define BGE_RXLP_TAIL2                  0x2124
966 #define BGE_RXLP_COUNT2                 0x2128
967 #define BGE_RXLP_HEAD3                  0x2130
968 #define BGE_RXLP_TAIL3                  0x2134
969 #define BGE_RXLP_COUNT3                 0x2138
970 #define BGE_RXLP_HEAD4                  0x2140
971 #define BGE_RXLP_TAIL4                  0x2144
972 #define BGE_RXLP_COUNT4                 0x2148
973 #define BGE_RXLP_HEAD5                  0x2150
974 #define BGE_RXLP_TAIL5                  0x2154
975 #define BGE_RXLP_COUNT5                 0x2158
976 #define BGE_RXLP_HEAD6                  0x2160
977 #define BGE_RXLP_TAIL6                  0x2164
978 #define BGE_RXLP_COUNT6                 0x2168
979 #define BGE_RXLP_HEAD7                  0x2170
980 #define BGE_RXLP_TAIL7                  0x2174
981 #define BGE_RXLP_COUNT7                 0x2178
982 #define BGE_RXLP_HEAD8                  0x2180
983 #define BGE_RXLP_TAIL8                  0x2184
984 #define BGE_RXLP_COUNT8                 0x2188
985 #define BGE_RXLP_HEAD9                  0x2190
986 #define BGE_RXLP_TAIL9                  0x2194
987 #define BGE_RXLP_COUNT9                 0x2198
988 #define BGE_RXLP_HEAD10                 0x21A0
989 #define BGE_RXLP_TAIL10                 0x21A4
990 #define BGE_RXLP_COUNT10                0x21A8
991 #define BGE_RXLP_HEAD11                 0x21B0
992 #define BGE_RXLP_TAIL11                 0x21B4
993 #define BGE_RXLP_COUNT11                0x21B8
994 #define BGE_RXLP_HEAD12                 0x21C0
995 #define BGE_RXLP_TAIL12                 0x21C4
996 #define BGE_RXLP_COUNT12                0x21C8
997 #define BGE_RXLP_HEAD13                 0x21D0
998 #define BGE_RXLP_TAIL13                 0x21D4
999 #define BGE_RXLP_COUNT13                0x21D8
1000 #define BGE_RXLP_HEAD14                 0x21E0
1001 #define BGE_RXLP_TAIL14                 0x21E4
1002 #define BGE_RXLP_COUNT14                0x21E8
1003 #define BGE_RXLP_HEAD15                 0x21F0
1004 #define BGE_RXLP_TAIL15                 0x21F4
1005 #define BGE_RXLP_COUNT15                0x21F8
1006 #define BGE_RXLP_LOCSTAT_COS0           0x2200
1007 #define BGE_RXLP_LOCSTAT_COS1           0x2204
1008 #define BGE_RXLP_LOCSTAT_COS2           0x2208
1009 #define BGE_RXLP_LOCSTAT_COS3           0x220C
1010 #define BGE_RXLP_LOCSTAT_COS4           0x2210
1011 #define BGE_RXLP_LOCSTAT_COS5           0x2214
1012 #define BGE_RXLP_LOCSTAT_COS6           0x2218
1013 #define BGE_RXLP_LOCSTAT_COS7           0x221C
1014 #define BGE_RXLP_LOCSTAT_COS8           0x2220
1015 #define BGE_RXLP_LOCSTAT_COS9           0x2224
1016 #define BGE_RXLP_LOCSTAT_COS10          0x2228
1017 #define BGE_RXLP_LOCSTAT_COS11          0x222C
1018 #define BGE_RXLP_LOCSTAT_COS12          0x2230
1019 #define BGE_RXLP_LOCSTAT_COS13          0x2234
1020 #define BGE_RXLP_LOCSTAT_COS14          0x2238
1021 #define BGE_RXLP_LOCSTAT_COS15          0x223C
1022 #define BGE_RXLP_LOCSTAT_FILTDROP       0x2240
1023 #define BGE_RXLP_LOCSTAT_DMA_WRQ_FULL   0x2244
1024 #define BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL 0x2248
1025 #define BGE_RXLP_LOCSTAT_OUT_OF_BDS     0x224C
1026 #define BGE_RXLP_LOCSTAT_IFIN_DROPS     0x2250
1027 #define BGE_RXLP_LOCSTAT_IFIN_ERRORS    0x2254
1028 #define BGE_RXLP_LOCSTAT_RXTHRESH_HIT   0x2258
1029
1030
1031 /* Receive List Placement mode register */
1032 #define BGE_RXLPMODE_RESET              0x00000001
1033 #define BGE_RXLPMODE_ENABLE             0x00000002
1034 #define BGE_RXLPMODE_CLASS0_ATTN        0x00000004
1035 #define BGE_RXLPMODE_MAPOUTRANGE_ATTN   0x00000008
1036 #define BGE_RXLPMODE_STATSOFLOW_ATTN    0x00000010
1037
1038 /* Receive List Placement Status register */
1039 #define BGE_RXLPSTAT_CLASS0_ATTN        0x00000004
1040 #define BGE_RXLPSTAT_MAPOUTRANGE_ATTN   0x00000008
1041 #define BGE_RXLPSTAT_STATSOFLOW_ATTN    0x00000010
1042
1043 /*
1044  * Receive Data and Receive BD Initiator Control Registers
1045  */
1046 #define BGE_RDBDI_MODE                  0x2400
1047 #define BGE_RDBDI_STATUS                0x2404
1048 #define BGE_RX_JUMBO_RCB_HADDR_HI       0x2440
1049 #define BGE_RX_JUMBO_RCB_HADDR_LO       0x2444
1050 #define BGE_RX_JUMBO_RCB_MAXLEN_FLAGS   0x2448
1051 #define BGE_RX_JUMBO_RCB_NICADDR        0x244C
1052 #define BGE_RX_STD_RCB_HADDR_HI         0x2450
1053 #define BGE_RX_STD_RCB_HADDR_LO         0x2454
1054 #define BGE_RX_STD_RCB_MAXLEN_FLAGS     0x2458
1055 #define BGE_RX_STD_RCB_NICADDR          0x245C
1056 #define BGE_RX_MINI_RCB_HADDR_HI        0x2460
1057 #define BGE_RX_MINI_RCB_HADDR_LO        0x2464
1058 #define BGE_RX_MINI_RCB_MAXLEN_FLAGS    0x2468
1059 #define BGE_RX_MINI_RCB_NICADDR         0x246C
1060 #define BGE_RDBDI_JUMBO_RX_CONS         0x2470
1061 #define BGE_RDBDI_STD_RX_CONS           0x2474
1062 #define BGE_RDBDI_MINI_RX_CONS          0x2478
1063 #define BGE_RDBDI_RETURN_PROD0          0x2480
1064 #define BGE_RDBDI_RETURN_PROD1          0x2484
1065 #define BGE_RDBDI_RETURN_PROD2          0x2488
1066 #define BGE_RDBDI_RETURN_PROD3          0x248C
1067 #define BGE_RDBDI_RETURN_PROD4          0x2490
1068 #define BGE_RDBDI_RETURN_PROD5          0x2494
1069 #define BGE_RDBDI_RETURN_PROD6          0x2498
1070 #define BGE_RDBDI_RETURN_PROD7          0x249C
1071 #define BGE_RDBDI_RETURN_PROD8          0x24A0
1072 #define BGE_RDBDI_RETURN_PROD9          0x24A4
1073 #define BGE_RDBDI_RETURN_PROD10         0x24A8
1074 #define BGE_RDBDI_RETURN_PROD11         0x24AC
1075 #define BGE_RDBDI_RETURN_PROD12         0x24B0
1076 #define BGE_RDBDI_RETURN_PROD13         0x24B4
1077 #define BGE_RDBDI_RETURN_PROD14         0x24B8
1078 #define BGE_RDBDI_RETURN_PROD15         0x24BC
1079 #define BGE_RDBDI_HWDIAG                0x24C0
1080
1081
1082 /* Receive Data and Receive BD Initiator Mode register */
1083 #define BGE_RDBDIMODE_RESET             0x00000001
1084 #define BGE_RDBDIMODE_ENABLE            0x00000002
1085 #define BGE_RDBDIMODE_JUMBO_ATTN        0x00000004
1086 #define BGE_RDBDIMODE_GIANT_ATTN        0x00000008
1087 #define BGE_RDBDIMODE_BADRINGSZ_ATTN    0x00000010
1088
1089 /* Receive Data and Receive BD Initiator Status register */
1090 #define BGE_RDBDISTAT_JUMBO_ATTN        0x00000004
1091 #define BGE_RDBDISTAT_GIANT_ATTN        0x00000008
1092 #define BGE_RDBDISTAT_BADRINGSZ_ATTN    0x00000010
1093
1094
1095 /*
1096  * Receive Data Completion Control registers
1097  */
1098 #define BGE_RDC_MODE                    0x2800
1099
1100 /* Receive Data Completion Mode register */
1101 #define BGE_RDCMODE_RESET               0x00000001
1102 #define BGE_RDCMODE_ENABLE              0x00000002
1103 #define BGE_RDCMODE_ATTN                0x00000004
1104
1105 /*
1106  * Receive BD Initiator Control registers
1107  */
1108 #define BGE_RBDI_MODE                   0x2C00
1109 #define BGE_RBDI_STATUS                 0x2C04
1110 #define BGE_RBDI_NIC_JUMBO_BD_PROD      0x2C08
1111 #define BGE_RBDI_NIC_STD_BD_PROD        0x2C0C
1112 #define BGE_RBDI_NIC_MINI_BD_PROD       0x2C10
1113 #define BGE_RBDI_MINI_REPL_THRESH       0x2C14
1114 #define BGE_RBDI_STD_REPL_THRESH        0x2C18
1115 #define BGE_RBDI_JUMBO_REPL_THRESH      0x2C1C
1116
1117 /* Receive BD Initiator Mode register */
1118 #define BGE_RBDIMODE_RESET              0x00000001
1119 #define BGE_RBDIMODE_ENABLE             0x00000002
1120 #define BGE_RBDIMODE_ATTN               0x00000004
1121
1122 /* Receive BD Initiator Status register */
1123 #define BGE_RBDISTAT_ATTN               0x00000004
1124
1125 /*
1126  * Receive BD Completion Control registers
1127  */
1128 #define BGE_RBDC_MODE                   0x3000
1129 #define BGE_RBDC_STATUS                 0x3004
1130 #define BGE_RBDC_JUMBO_BD_PROD          0x3008
1131 #define BGE_RBDC_STD_BD_PROD            0x300C
1132 #define BGE_RBDC_MINI_BD_PROD           0x3010
1133
1134 /* Receive BD completion mode register */
1135 #define BGE_RBDCMODE_RESET              0x00000001
1136 #define BGE_RBDCMODE_ENABLE             0x00000002
1137 #define BGE_RBDCMODE_ATTN               0x00000004
1138
1139 /* Receive BD completion status register */
1140 #define BGE_RBDCSTAT_ERROR              0x00000004
1141
1142 /*
1143  * Receive List Selector Control registers
1144  */
1145 #define BGE_RXLS_MODE                   0x3400
1146 #define BGE_RXLS_STATUS                 0x3404
1147
1148 /* Receive List Selector Mode register */
1149 #define BGE_RXLSMODE_RESET              0x00000001
1150 #define BGE_RXLSMODE_ENABLE             0x00000002
1151 #define BGE_RXLSMODE_ATTN               0x00000004
1152
1153 /* Receive List Selector Status register */
1154 #define BGE_RXLSSTAT_ERROR              0x00000004
1155
1156 #define BGE_CPMU_CTRL                   0x3600
1157 #define BGE_CPMU_LSPD_10MB_CLK          0x3604
1158 #define BGE_CPMU_LSPD_1000MB_CLK        0x360C
1159 #define BGE_CPMU_LNK_AWARE_PWRMD        0x3610
1160 #define BGE_CPMU_HST_ACC                0x361C
1161 #define BGE_CPMU_CLCK_STAT              0x3630
1162 #define BGE_CPMU_MUTEX_REQ              0x365C
1163 #define BGE_CPMU_MUTEX_GNT              0x3660
1164 #define BGE_CPMU_PHY_STRAP              0x3664
1165
1166 /* Central Power Management Unit (CPMU) register */
1167 #define BGE_CPMU_CTRL_LINK_IDLE_MODE    0x00000200
1168 #define BGE_CPMU_CTRL_LINK_AWARE_MODE   0x00000400
1169 #define BGE_CPMU_CTRL_LINK_SPEED_MODE   0x00004000
1170 #define BGE_CPMU_CTRL_GPHY_10MB_RXONLY  0x00010000
1171
1172 /* Link Speed 10MB/No Link Power Mode Clock Policy register */
1173 #define BGE_CPMU_LSPD_10MB_MACCLK_MASK  0x001F0000
1174 #define BGE_CPMU_LSPD_10MB_MACCLK_6_25  0x00130000
1175
1176 /* Link Speed 1000MB Power Mode Clock Policy register */
1177 #define BGE_CPMU_LSPD_1000MB_MACCLK_62_5        0x00000000
1178 #define BGE_CPMU_LSPD_1000MB_MACCLK_12_5        0x00110000
1179 #define BGE_CPMU_LSPD_1000MB_MACCLK_MASK        0x001F0000
1180
1181 /* Link Aware Power Mode Clock Policy register */
1182 #define BGE_CPMU_LNK_AWARE_MACCLK_MASK  0x001F0000
1183 #define BGE_CPMU_LNK_AWARE_MACCLK_6_25  0x00130000
1184
1185 #define BGE_CPMU_HST_ACC_MACCLK_MASK    0x001F0000
1186 #define BGE_CPMU_HST_ACC_MACCLK_6_25    0x00130000
1187
1188 /* CPMU Clock Status register */
1189 #define BGE_CPMU_CLCK_STAT_MAC_CLCK_MASK        0x001F0000
1190 #define BGE_CPMU_CLCK_STAT_MAC_CLCK_62_5        0x00000000
1191 #define BGE_CPMU_CLCK_STAT_MAC_CLCK_12_5        0x00110000
1192 #define BGE_CPMU_CLCK_STAT_MAC_CLCK_6_25        0x00130000
1193
1194 /* CPMU Mutex Request register */
1195 #define BGE_CPMU_MUTEX_REQ_DRIVER       0x00001000
1196 #define BGE_CPMU_MUTEX_GNT_DRIVER       0x00001000
1197
1198 /* CPMU GPHY Strap register */
1199 #define BGE_CPMU_PHY_STRAP_IS_SERDES    0x00000020
1200
1201 /*
1202  * Mbuf Cluster Free registers (has nothing to do with BSD mbufs)
1203  */
1204 #define BGE_MBCF_MODE                   0x3800
1205 #define BGE_MBCF_STATUS                 0x3804
1206
1207 /* Mbuf Cluster Free mode register */
1208 #define BGE_MBCFMODE_RESET              0x00000001
1209 #define BGE_MBCFMODE_ENABLE             0x00000002
1210 #define BGE_MBCFMODE_ATTN               0x00000004
1211
1212 /* Mbuf Cluster Free status register */
1213 #define BGE_MBCFSTAT_ERROR              0x00000004
1214
1215 /*
1216  * Host Coalescing Control registers
1217  */
1218 #define BGE_HCC_MODE                    0x3C00
1219 #define BGE_HCC_STATUS                  0x3C04
1220 #define BGE_HCC_RX_COAL_TICKS           0x3C08
1221 #define BGE_HCC_TX_COAL_TICKS           0x3C0C
1222 #define BGE_HCC_RX_MAX_COAL_BDS         0x3C10
1223 #define BGE_HCC_TX_MAX_COAL_BDS         0x3C14
1224 #define BGE_HCC_RX_COAL_TICKS_INT       0x3C18 /* ticks during interrupt */
1225 #define BGE_HCC_TX_COAL_TICKS_INT       0x3C1C /* ticks during interrupt */
1226 #define BGE_HCC_RX_MAX_COAL_BDS_INT     0x3C20 /* BDs during interrupt */
1227 #define BGE_HCC_TX_MAX_COAL_BDS_INT     0x3C24 /* BDs during interrupt */
1228 #define BGE_HCC_STATS_TICKS             0x3C28
1229 #define BGE_HCC_STATS_ADDR_HI           0x3C30
1230 #define BGE_HCC_STATS_ADDR_LO           0x3C34
1231 #define BGE_HCC_STATUSBLK_ADDR_HI       0x3C38
1232 #define BGE_HCC_STATUSBLK_ADDR_LO       0x3C3C
1233 #define BGE_HCC_STATS_BASEADDR          0x3C40 /* address in NIC memory */
1234 #define BGE_HCC_STATUSBLK_BASEADDR      0x3C44 /* address in NIC memory */
1235 #define BGE_FLOW_ATTN                   0x3C48
1236 #define BGE_HCC_JUMBO_BD_CONS           0x3C50
1237 #define BGE_HCC_STD_BD_CONS             0x3C54
1238 #define BGE_HCC_MINI_BD_CONS            0x3C58
1239 #define BGE_HCC_RX_RETURN_PROD0         0x3C80
1240 #define BGE_HCC_RX_RETURN_PROD1         0x3C84
1241 #define BGE_HCC_RX_RETURN_PROD2         0x3C88
1242 #define BGE_HCC_RX_RETURN_PROD3         0x3C8C
1243 #define BGE_HCC_RX_RETURN_PROD4         0x3C90
1244 #define BGE_HCC_RX_RETURN_PROD5         0x3C94
1245 #define BGE_HCC_RX_RETURN_PROD6         0x3C98
1246 #define BGE_HCC_RX_RETURN_PROD7         0x3C9C
1247 #define BGE_HCC_RX_RETURN_PROD8         0x3CA0
1248 #define BGE_HCC_RX_RETURN_PROD9         0x3CA4
1249 #define BGE_HCC_RX_RETURN_PROD10        0x3CA8
1250 #define BGE_HCC_RX_RETURN_PROD11        0x3CAC
1251 #define BGE_HCC_RX_RETURN_PROD12        0x3CB0
1252 #define BGE_HCC_RX_RETURN_PROD13        0x3CB4
1253 #define BGE_HCC_RX_RETURN_PROD14        0x3CB8
1254 #define BGE_HCC_RX_RETURN_PROD15        0x3CBC
1255 #define BGE_HCC_TX_BD_CONS0             0x3CC0
1256 #define BGE_HCC_TX_BD_CONS1             0x3CC4
1257 #define BGE_HCC_TX_BD_CONS2             0x3CC8
1258 #define BGE_HCC_TX_BD_CONS3             0x3CCC
1259 #define BGE_HCC_TX_BD_CONS4             0x3CD0
1260 #define BGE_HCC_TX_BD_CONS5             0x3CD4
1261 #define BGE_HCC_TX_BD_CONS6             0x3CD8
1262 #define BGE_HCC_TX_BD_CONS7             0x3CDC
1263 #define BGE_HCC_TX_BD_CONS8             0x3CE0
1264 #define BGE_HCC_TX_BD_CONS9             0x3CE4
1265 #define BGE_HCC_TX_BD_CONS10            0x3CE8
1266 #define BGE_HCC_TX_BD_CONS11            0x3CEC
1267 #define BGE_HCC_TX_BD_CONS12            0x3CF0
1268 #define BGE_HCC_TX_BD_CONS13            0x3CF4
1269 #define BGE_HCC_TX_BD_CONS14            0x3CF8
1270 #define BGE_HCC_TX_BD_CONS15            0x3CFC
1271
1272
1273 /* Host coalescing mode register */
1274 #define BGE_HCCMODE_RESET               0x00000001
1275 #define BGE_HCCMODE_ENABLE              0x00000002
1276 #define BGE_HCCMODE_ATTN                0x00000004
1277 #define BGE_HCCMODE_COAL_NOW            0x00000008
1278 #define BGE_HCCMODE_MSI_BITS            0x0x000070
1279 #define BGE_HCCMODE_STATBLK_SIZE        0x00000180
1280
1281 #define BGE_STATBLKSZ_FULL              0x00000000
1282 #define BGE_STATBLKSZ_64BYTE            0x00000080
1283 #define BGE_STATBLKSZ_32BYTE            0x00000100
1284
1285 /* Host coalescing status register */
1286 #define BGE_HCCSTAT_ERROR               0x00000004
1287
1288 /* Flow attention register */
1289 #define BGE_FLOWATTN_MB_LOWAT           0x00000040
1290 #define BGE_FLOWATTN_MEMARB             0x00000080
1291 #define BGE_FLOWATTN_HOSTCOAL           0x00008000
1292 #define BGE_FLOWATTN_DMADONE_DISCARD    0x00010000
1293 #define BGE_FLOWATTN_RCB_INVAL          0x00020000
1294 #define BGE_FLOWATTN_RXDATA_CORRUPT     0x00040000
1295 #define BGE_FLOWATTN_RDBDI              0x00080000
1296 #define BGE_FLOWATTN_RXLS               0x00100000
1297 #define BGE_FLOWATTN_RXLP               0x00200000
1298 #define BGE_FLOWATTN_RBDC               0x00400000
1299 #define BGE_FLOWATTN_RBDI               0x00800000
1300 #define BGE_FLOWATTN_SDC                0x08000000
1301 #define BGE_FLOWATTN_SDI                0x10000000
1302 #define BGE_FLOWATTN_SRS                0x20000000
1303 #define BGE_FLOWATTN_SBDC               0x40000000
1304 #define BGE_FLOWATTN_SBDI               0x80000000
1305
1306 /*
1307  * Memory arbiter registers
1308  */
1309 #define BGE_MARB_MODE                   0x4000
1310 #define BGE_MARB_STATUS                 0x4004
1311 #define BGE_MARB_TRAPADDR_HI            0x4008
1312 #define BGE_MARB_TRAPADDR_LO            0x400C
1313
1314 /* Memory arbiter mode register */
1315 #define BGE_MARBMODE_RESET              0x00000001
1316 #define BGE_MARBMODE_ENABLE             0x00000002
1317 #define BGE_MARBMODE_TX_ADDR_TRAP       0x00000004
1318 #define BGE_MARBMODE_RX_ADDR_TRAP       0x00000008
1319 #define BGE_MARBMODE_DMAW1_TRAP         0x00000010
1320 #define BGE_MARBMODE_DMAR1_TRAP         0x00000020
1321 #define BGE_MARBMODE_RXRISC_TRAP        0x00000040
1322 #define BGE_MARBMODE_TXRISC_TRAP        0x00000080
1323 #define BGE_MARBMODE_PCI_TRAP           0x00000100
1324 #define BGE_MARBMODE_DMAR2_TRAP         0x00000200
1325 #define BGE_MARBMODE_RXQ_TRAP           0x00000400
1326 #define BGE_MARBMODE_RXDI1_TRAP         0x00000800
1327 #define BGE_MARBMODE_RXDI2_TRAP         0x00001000
1328 #define BGE_MARBMODE_DC_GRPMEM_TRAP     0x00002000
1329 #define BGE_MARBMODE_HCOAL_TRAP         0x00004000
1330 #define BGE_MARBMODE_MBUF_TRAP          0x00008000
1331 #define BGE_MARBMODE_TXDI_TRAP          0x00010000
1332 #define BGE_MARBMODE_SDC_DMAC_TRAP      0x00020000
1333 #define BGE_MARBMODE_TXBD_TRAP          0x00040000
1334 #define BGE_MARBMODE_BUFFMAN_TRAP       0x00080000
1335 #define BGE_MARBMODE_DMAW2_TRAP         0x00100000
1336 #define BGE_MARBMODE_XTSSRAM_ROFLO_TRAP 0x00200000
1337 #define BGE_MARBMODE_XTSSRAM_RUFLO_TRAP 0x00400000
1338 #define BGE_MARBMODE_XTSSRAM_WOFLO_TRAP 0x00800000
1339 #define BGE_MARBMODE_XTSSRAM_WUFLO_TRAP 0x01000000
1340 #define BGE_MARBMODE_XTSSRAM_PERR_TRAP  0x02000000
1341
1342 /* Memory arbiter status register */
1343 #define BGE_MARBSTAT_TX_ADDR_TRAP       0x00000004
1344 #define BGE_MARBSTAT_RX_ADDR_TRAP       0x00000008
1345 #define BGE_MARBSTAT_DMAW1_TRAP         0x00000010
1346 #define BGE_MARBSTAT_DMAR1_TRAP         0x00000020
1347 #define BGE_MARBSTAT_RXRISC_TRAP        0x00000040
1348 #define BGE_MARBSTAT_TXRISC_TRAP        0x00000080
1349 #define BGE_MARBSTAT_PCI_TRAP           0x00000100
1350 #define BGE_MARBSTAT_DMAR2_TRAP         0x00000200
1351 #define BGE_MARBSTAT_RXQ_TRAP           0x00000400
1352 #define BGE_MARBSTAT_RXDI1_TRAP         0x00000800
1353 #define BGE_MARBSTAT_RXDI2_TRAP         0x00001000
1354 #define BGE_MARBSTAT_DC_GRPMEM_TRAP     0x00002000
1355 #define BGE_MARBSTAT_HCOAL_TRAP         0x00004000
1356 #define BGE_MARBSTAT_MBUF_TRAP          0x00008000
1357 #define BGE_MARBSTAT_TXDI_TRAP          0x00010000
1358 #define BGE_MARBSTAT_SDC_DMAC_TRAP      0x00020000
1359 #define BGE_MARBSTAT_TXBD_TRAP          0x00040000
1360 #define BGE_MARBSTAT_BUFFMAN_TRAP       0x00080000
1361 #define BGE_MARBSTAT_DMAW2_TRAP         0x00100000
1362 #define BGE_MARBSTAT_XTSSRAM_ROFLO_TRAP 0x00200000
1363 #define BGE_MARBSTAT_XTSSRAM_RUFLO_TRAP 0x00400000
1364 #define BGE_MARBSTAT_XTSSRAM_WOFLO_TRAP 0x00800000
1365 #define BGE_MARBSTAT_XTSSRAM_WUFLO_TRAP 0x01000000
1366 #define BGE_MARBSTAT_XTSSRAM_PERR_TRAP  0x02000000
1367
1368 /*
1369  * Buffer manager control registers
1370  */
1371 #define BGE_BMAN_MODE                   0x4400
1372 #define BGE_BMAN_STATUS                 0x4404
1373 #define BGE_BMAN_MBUFPOOL_BASEADDR      0x4408
1374 #define BGE_BMAN_MBUFPOOL_LEN           0x440C
1375 #define BGE_BMAN_MBUFPOOL_READDMA_LOWAT 0x4410
1376 #define BGE_BMAN_MBUFPOOL_MACRX_LOWAT   0x4414
1377 #define BGE_BMAN_MBUFPOOL_HIWAT         0x4418
1378 #define BGE_BMAN_RXCPU_MBALLOC_REQ      0x441C
1379 #define BGE_BMAN_RXCPU_MBALLOC_RESP     0x4420
1380 #define BGE_BMAN_TXCPU_MBALLOC_REQ      0x4424
1381 #define BGE_BMAN_TXCPU_MBALLOC_RESP     0x4428
1382 #define BGE_BMAN_DMA_DESCPOOL_BASEADDR  0x442C
1383 #define BGE_BMAN_DMA_DESCPOOL_LEN       0x4430
1384 #define BGE_BMAN_DMA_DESCPOOL_LOWAT     0x4434
1385 #define BGE_BMAN_DMA_DESCPOOL_HIWAT     0x4438
1386 #define BGE_BMAN_RXCPU_DMAALLOC_REQ     0x443C
1387 #define BGE_BMAN_RXCPU_DMAALLOC_RESP    0x4440
1388 #define BGE_BMAN_TXCPU_DMAALLOC_REQ     0x4444
1389 #define BGE_BMAN_TXCPU_DMALLLOC_RESP    0x4448
1390 #define BGE_BMAN_HWDIAG_1               0x444C
1391 #define BGE_BMAN_HWDIAG_2               0x4450
1392 #define BGE_BMAN_HWDIAG_3               0x4454
1393
1394 /* Buffer manager mode register */
1395 #define BGE_BMANMODE_RESET              0x00000001
1396 #define BGE_BMANMODE_ENABLE             0x00000002
1397 #define BGE_BMANMODE_ATTN               0x00000004
1398 #define BGE_BMANMODE_TESTMODE           0x00000008
1399 #define BGE_BMANMODE_LOMBUF_ATTN        0x00000010
1400
1401 /* Buffer manager status register */
1402 #define BGE_BMANSTAT_ERRO               0x00000004
1403 #define BGE_BMANSTAT_LOWMBUF_ERROR      0x00000010
1404
1405
1406 /*
1407  * Read DMA Control registers
1408  */
1409 #define BGE_RDMA_MODE                   0x4800
1410 #define BGE_RDMA_STATUS                 0x4804
1411 #define BGE_RDMA_RSRVCTRL               0x4900
1412
1413 /* Read DMA mode register */
1414 #define BGE_RDMAMODE_RESET              0x00000001
1415 #define BGE_RDMAMODE_ENABLE             0x00000002
1416 #define BGE_RDMAMODE_PCI_TGT_ABRT_ATTN  0x00000004
1417 #define BGE_RDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008
1418 #define BGE_RDMAMODE_PCI_PERR_ATTN      0x00000010
1419 #define BGE_RDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020
1420 #define BGE_RDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040
1421 #define BGE_RDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080
1422 #define BGE_RDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100
1423 #define BGE_RDMAMODE_LOCWRITE_TOOBIG    0x00000200
1424 #define BGE_RDMAMODE_ALL_ATTNS          0x000003FC
1425 #define BGE_RDMAMODE_BD_SBD_CRPT_ATTN   0x00000800
1426 #define BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN 0x00001000
1427 #define BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN 0x00002000
1428 #define BGE_RDMAMODE_FIFO_SIZE_128      0x00020000
1429 #define BGE_RDMAMODE_FIFO_LONG_BURST    0x00030000
1430
1431 /* Read DMA status register */
1432 #define BGE_RDMASTAT_PCI_TGT_ABRT_ATTN  0x00000004
1433 #define BGE_RDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008
1434 #define BGE_RDMASTAT_PCI_PERR_ATTN      0x00000010
1435 #define BGE_RDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020
1436 #define BGE_RDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040
1437 #define BGE_RDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080
1438 #define BGE_RDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100
1439 #define BGE_RDMASTAT_LOCWRITE_TOOBIG    0x00000200
1440
1441 /* Read DMA Reserved Control register */
1442 #define BGE_RDMA_RSRVCTRL_FIFO_OFLW_FIX 0x00000004
1443
1444 /*
1445  * Write DMA control registers
1446  */
1447 #define BGE_WDMA_MODE                   0x4C00
1448 #define BGE_WDMA_STATUS                 0x4C04
1449
1450 /* Write DMA mode register */
1451 #define BGE_WDMAMODE_RESET              0x00000001
1452 #define BGE_WDMAMODE_ENABLE             0x00000002
1453 #define BGE_WDMAMODE_PCI_TGT_ABRT_ATTN  0x00000004
1454 #define BGE_WDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008
1455 #define BGE_WDMAMODE_PCI_PERR_ATTN      0x00000010
1456 #define BGE_WDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020
1457 #define BGE_WDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040
1458 #define BGE_WDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080
1459 #define BGE_WDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100
1460 #define BGE_WDMAMODE_LOCREAD_TOOBIG     0x00000200
1461 #define BGE_WDMAMODE_ALL_ATTNS          0x000003FC
1462 #define BGE_WDMAMODE_STATUS_TAG_FIX     0x20000000
1463 #define BGE_WDMAMODE_BURST_ALL_DATA     0xC0000000
1464
1465 /* Write DMA status register */
1466 #define BGE_WDMASTAT_PCI_TGT_ABRT_ATTN  0x00000004
1467 #define BGE_WDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008
1468 #define BGE_WDMASTAT_PCI_PERR_ATTN      0x00000010
1469 #define BGE_WDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020
1470 #define BGE_WDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040
1471 #define BGE_WDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080
1472 #define BGE_WDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100
1473 #define BGE_WDMASTAT_LOCREAD_TOOBIG     0x00000200
1474
1475
1476 /*
1477  * RX CPU registers
1478  */
1479 #define BGE_RXCPU_MODE                  0x5000
1480 #define BGE_RXCPU_STATUS                0x5004
1481 #define BGE_RXCPU_PC                    0x501C
1482
1483 /* RX CPU mode register */
1484 #define BGE_RXCPUMODE_RESET             0x00000001
1485 #define BGE_RXCPUMODE_SINGLESTEP        0x00000002
1486 #define BGE_RXCPUMODE_P0_DATAHLT_ENB    0x00000004
1487 #define BGE_RXCPUMODE_P0_INSTRHLT_ENB   0x00000008
1488 #define BGE_RXCPUMODE_WR_POSTBUF_ENB    0x00000010
1489 #define BGE_RXCPUMODE_DATACACHE_ENB     0x00000020
1490 #define BGE_RXCPUMODE_ROMFAIL           0x00000040
1491 #define BGE_RXCPUMODE_WATCHDOG_ENB      0x00000080
1492 #define BGE_RXCPUMODE_INSTRCACHE_PRF    0x00000100
1493 #define BGE_RXCPUMODE_INSTRCACHE_FLUSH  0x00000200
1494 #define BGE_RXCPUMODE_HALTCPU           0x00000400
1495 #define BGE_RXCPUMODE_INVDATAHLT_ENB    0x00000800
1496 #define BGE_RXCPUMODE_MADDRTRAPHLT_ENB  0x00001000
1497 #define BGE_RXCPUMODE_RADDRTRAPHLT_ENB  0x00002000
1498
1499 /* RX CPU status register */
1500 #define BGE_RXCPUSTAT_HW_BREAKPOINT     0x00000001
1501 #define BGE_RXCPUSTAT_HLTINSTR_EXECUTED 0x00000002
1502 #define BGE_RXCPUSTAT_INVALID_INSTR     0x00000004
1503 #define BGE_RXCPUSTAT_P0_DATAREF        0x00000008
1504 #define BGE_RXCPUSTAT_P0_INSTRREF       0x00000010
1505 #define BGE_RXCPUSTAT_INVALID_DATAACC   0x00000020
1506 #define BGE_RXCPUSTAT_INVALID_INSTRFTCH 0x00000040
1507 #define BGE_RXCPUSTAT_BAD_MEMALIGN      0x00000080
1508 #define BGE_RXCPUSTAT_MADDR_TRAP        0x00000100
1509 #define BGE_RXCPUSTAT_REGADDR_TRAP      0x00000200
1510 #define BGE_RXCPUSTAT_DATAACC_STALL     0x00001000
1511 #define BGE_RXCPUSTAT_INSTRFETCH_STALL  0x00002000
1512 #define BGE_RXCPUSTAT_MA_WR_FIFOOFLOW   0x08000000
1513 #define BGE_RXCPUSTAT_MA_RD_FIFOOFLOW   0x10000000
1514 #define BGE_RXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000
1515 #define BGE_RXCPUSTAT_MA_REQ_FIFOOFLOW  0x40000000
1516 #define BGE_RXCPUSTAT_BLOCKING_READ     0x80000000
1517
1518 /*
1519  * V? CPU registers
1520  */
1521 #define BGE_VCPU_STATUS                 0x5100
1522 #define BGE_VCPU_EXT_CTRL               0x6890
1523
1524 #define BGE_VCPU_STATUS_INIT_DONE       0x04000000
1525 #define BGE_VCPU_STATUS_DRV_RESET       0x08000000
1526
1527 #define BGE_VCPU_EXT_CTRL_HALT_CPU      0x00400000
1528 #define BGE_VCPU_EXT_CTRL_DISABLE_WOL   0x20000000
1529
1530
1531 /*
1532  * TX CPU registers
1533  */
1534 #define BGE_TXCPU_MODE                  0x5400
1535 #define BGE_TXCPU_STATUS                0x5404
1536 #define BGE_TXCPU_PC                    0x541C
1537
1538 /* TX CPU mode register */
1539 #define BGE_TXCPUMODE_RESET             0x00000001
1540 #define BGE_TXCPUMODE_SINGLESTEP        0x00000002
1541 #define BGE_TXCPUMODE_P0_DATAHLT_ENB    0x00000004
1542 #define BGE_TXCPUMODE_P0_INSTRHLT_ENB   0x00000008
1543 #define BGE_TXCPUMODE_WR_POSTBUF_ENB    0x00000010
1544 #define BGE_TXCPUMODE_DATACACHE_ENB     0x00000020
1545 #define BGE_TXCPUMODE_ROMFAIL           0x00000040
1546 #define BGE_TXCPUMODE_WATCHDOG_ENB      0x00000080
1547 #define BGE_TXCPUMODE_INSTRCACHE_PRF    0x00000100
1548 #define BGE_TXCPUMODE_INSTRCACHE_FLUSH  0x00000200
1549 #define BGE_TXCPUMODE_HALTCPU           0x00000400
1550 #define BGE_TXCPUMODE_INVDATAHLT_ENB    0x00000800
1551 #define BGE_TXCPUMODE_MADDRTRAPHLT_ENB  0x00001000
1552
1553 /* TX CPU status register */
1554 #define BGE_TXCPUSTAT_HW_BREAKPOINT     0x00000001
1555 #define BGE_TXCPUSTAT_HLTINSTR_EXECUTED 0x00000002
1556 #define BGE_TXCPUSTAT_INVALID_INSTR     0x00000004
1557 #define BGE_TXCPUSTAT_P0_DATAREF        0x00000008
1558 #define BGE_TXCPUSTAT_P0_INSTRREF       0x00000010
1559 #define BGE_TXCPUSTAT_INVALID_DATAACC   0x00000020
1560 #define BGE_TXCPUSTAT_INVALID_INSTRFTCH 0x00000040
1561 #define BGE_TXCPUSTAT_BAD_MEMALIGN      0x00000080
1562 #define BGE_TXCPUSTAT_MADDR_TRAP        0x00000100
1563 #define BGE_TXCPUSTAT_REGADDR_TRAP      0x00000200
1564 #define BGE_TXCPUSTAT_DATAACC_STALL     0x00001000
1565 #define BGE_TXCPUSTAT_INSTRFETCH_STALL  0x00002000
1566 #define BGE_TXCPUSTAT_MA_WR_FIFOOFLOW   0x08000000
1567 #define BGE_TXCPUSTAT_MA_RD_FIFOOFLOW   0x10000000
1568 #define BGE_TXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000
1569 #define BGE_TXCPUSTAT_MA_REQ_FIFOOFLOW  0x40000000
1570 #define BGE_TXCPUSTAT_BLOCKING_READ     0x80000000
1571
1572
1573 /*
1574  * Low priority mailbox registers
1575  */
1576 #define BGE_LPMBX_IRQ0_HI               0x5800
1577 #define BGE_LPMBX_IRQ0_LO               0x5804
1578 #define BGE_LPMBX_IRQ1_HI               0x5808
1579 #define BGE_LPMBX_IRQ1_LO               0x580C
1580 #define BGE_LPMBX_IRQ2_HI               0x5810
1581 #define BGE_LPMBX_IRQ2_LO               0x5814
1582 #define BGE_LPMBX_IRQ3_HI               0x5818
1583 #define BGE_LPMBX_IRQ3_LO               0x581C
1584 #define BGE_LPMBX_GEN0_HI               0x5820
1585 #define BGE_LPMBX_GEN0_LO               0x5824
1586 #define BGE_LPMBX_GEN1_HI               0x5828
1587 #define BGE_LPMBX_GEN1_LO               0x582C
1588 #define BGE_LPMBX_GEN2_HI               0x5830
1589 #define BGE_LPMBX_GEN2_LO               0x5834
1590 #define BGE_LPMBX_GEN3_HI               0x5828
1591 #define BGE_LPMBX_GEN3_LO               0x582C
1592 #define BGE_LPMBX_GEN4_HI               0x5840
1593 #define BGE_LPMBX_GEN4_LO               0x5844
1594 #define BGE_LPMBX_GEN5_HI               0x5848
1595 #define BGE_LPMBX_GEN5_LO               0x584C
1596 #define BGE_LPMBX_GEN6_HI               0x5850
1597 #define BGE_LPMBX_GEN6_LO               0x5854
1598 #define BGE_LPMBX_GEN7_HI               0x5858
1599 #define BGE_LPMBX_GEN7_LO               0x585C
1600 #define BGE_LPMBX_RELOAD_STATS_HI       0x5860
1601 #define BGE_LPMBX_RELOAD_STATS_LO       0x5864
1602 #define BGE_LPMBX_RX_STD_PROD_HI        0x5868
1603 #define BGE_LPMBX_RX_STD_PROD_LO        0x586C
1604 #define BGE_LPMBX_RX_JUMBO_PROD_HI      0x5870
1605 #define BGE_LPMBX_RX_JUMBO_PROD_LO      0x5874
1606 #define BGE_LPMBX_RX_MINI_PROD_HI       0x5878
1607 #define BGE_LPMBX_RX_MINI_PROD_LO       0x587C
1608 #define BGE_LPMBX_RX_CONS0_HI           0x5880
1609 #define BGE_LPMBX_RX_CONS0_LO           0x5884
1610 #define BGE_LPMBX_RX_CONS1_HI           0x5888
1611 #define BGE_LPMBX_RX_CONS1_LO           0x588C
1612 #define BGE_LPMBX_RX_CONS2_HI           0x5890
1613 #define BGE_LPMBX_RX_CONS2_LO           0x5894
1614 #define BGE_LPMBX_RX_CONS3_HI           0x5898
1615 #define BGE_LPMBX_RX_CONS3_LO           0x589C
1616 #define BGE_LPMBX_RX_CONS4_HI           0x58A0
1617 #define BGE_LPMBX_RX_CONS4_LO           0x58A4
1618 #define BGE_LPMBX_RX_CONS5_HI           0x58A8
1619 #define BGE_LPMBX_RX_CONS5_LO           0x58AC
1620 #define BGE_LPMBX_RX_CONS6_HI           0x58B0
1621 #define BGE_LPMBX_RX_CONS6_LO           0x58B4
1622 #define BGE_LPMBX_RX_CONS7_HI           0x58B8
1623 #define BGE_LPMBX_RX_CONS7_LO           0x58BC
1624 #define BGE_LPMBX_RX_CONS8_HI           0x58C0
1625 #define BGE_LPMBX_RX_CONS8_LO           0x58C4
1626 #define BGE_LPMBX_RX_CONS9_HI           0x58C8
1627 #define BGE_LPMBX_RX_CONS9_LO           0x58CC
1628 #define BGE_LPMBX_RX_CONS10_HI          0x58D0
1629 #define BGE_LPMBX_RX_CONS10_LO          0x58D4
1630 #define BGE_LPMBX_RX_CONS11_HI          0x58D8
1631 #define BGE_LPMBX_RX_CONS11_LO          0x58DC
1632 #define BGE_LPMBX_RX_CONS12_HI          0x58E0
1633 #define BGE_LPMBX_RX_CONS12_LO          0x58E4
1634 #define BGE_LPMBX_RX_CONS13_HI          0x58E8
1635 #define BGE_LPMBX_RX_CONS13_LO          0x58EC
1636 #define BGE_LPMBX_RX_CONS14_HI          0x58F0
1637 #define BGE_LPMBX_RX_CONS14_LO          0x58F4
1638 #define BGE_LPMBX_RX_CONS15_HI          0x58F8
1639 #define BGE_LPMBX_RX_CONS15_LO          0x58FC
1640 #define BGE_LPMBX_TX_HOST_PROD0_HI      0x5900
1641 #define BGE_LPMBX_TX_HOST_PROD0_LO      0x5904
1642 #define BGE_LPMBX_TX_HOST_PROD1_HI      0x5908
1643 #define BGE_LPMBX_TX_HOST_PROD1_LO      0x590C
1644 #define BGE_LPMBX_TX_HOST_PROD2_HI      0x5910
1645 #define BGE_LPMBX_TX_HOST_PROD2_LO      0x5914
1646 #define BGE_LPMBX_TX_HOST_PROD3_HI      0x5918
1647 #define BGE_LPMBX_TX_HOST_PROD3_LO      0x591C
1648 #define BGE_LPMBX_TX_HOST_PROD4_HI      0x5920
1649 #define BGE_LPMBX_TX_HOST_PROD4_LO      0x5924
1650 #define BGE_LPMBX_TX_HOST_PROD5_HI      0x5928
1651 #define BGE_LPMBX_TX_HOST_PROD5_LO      0x592C
1652 #define BGE_LPMBX_TX_HOST_PROD6_HI      0x5930
1653 #define BGE_LPMBX_TX_HOST_PROD6_LO      0x5934
1654 #define BGE_LPMBX_TX_HOST_PROD7_HI      0x5938
1655 #define BGE_LPMBX_TX_HOST_PROD7_LO      0x593C
1656 #define BGE_LPMBX_TX_HOST_PROD8_HI      0x5940
1657 #define BGE_LPMBX_TX_HOST_PROD8_LO      0x5944
1658 #define BGE_LPMBX_TX_HOST_PROD9_HI      0x5948
1659 #define BGE_LPMBX_TX_HOST_PROD9_LO      0x594C
1660 #define BGE_LPMBX_TX_HOST_PROD10_HI     0x5950
1661 #define BGE_LPMBX_TX_HOST_PROD10_LO     0x5954
1662 #define BGE_LPMBX_TX_HOST_PROD11_HI     0x5958
1663 #define BGE_LPMBX_TX_HOST_PROD11_LO     0x595C
1664 #define BGE_LPMBX_TX_HOST_PROD12_HI     0x5960
1665 #define BGE_LPMBX_TX_HOST_PROD12_LO     0x5964
1666 #define BGE_LPMBX_TX_HOST_PROD13_HI     0x5968
1667 #define BGE_LPMBX_TX_HOST_PROD13_LO     0x596C
1668 #define BGE_LPMBX_TX_HOST_PROD14_HI     0x5970
1669 #define BGE_LPMBX_TX_HOST_PROD14_LO     0x5974
1670 #define BGE_LPMBX_TX_HOST_PROD15_HI     0x5978
1671 #define BGE_LPMBX_TX_HOST_PROD15_LO     0x597C
1672 #define BGE_LPMBX_TX_NIC_PROD0_HI       0x5980
1673 #define BGE_LPMBX_TX_NIC_PROD0_LO       0x5984
1674 #define BGE_LPMBX_TX_NIC_PROD1_HI       0x5988
1675 #define BGE_LPMBX_TX_NIC_PROD1_LO       0x598C
1676 #define BGE_LPMBX_TX_NIC_PROD2_HI       0x5990
1677 #define BGE_LPMBX_TX_NIC_PROD2_LO       0x5994
1678 #define BGE_LPMBX_TX_NIC_PROD3_HI       0x5998
1679 #define BGE_LPMBX_TX_NIC_PROD3_LO       0x599C
1680 #define BGE_LPMBX_TX_NIC_PROD4_HI       0x59A0
1681 #define BGE_LPMBX_TX_NIC_PROD4_LO       0x59A4
1682 #define BGE_LPMBX_TX_NIC_PROD5_HI       0x59A8
1683 #define BGE_LPMBX_TX_NIC_PROD5_LO       0x59AC
1684 #define BGE_LPMBX_TX_NIC_PROD6_HI       0x59B0
1685 #define BGE_LPMBX_TX_NIC_PROD6_LO       0x59B4
1686 #define BGE_LPMBX_TX_NIC_PROD7_HI       0x59B8
1687 #define BGE_LPMBX_TX_NIC_PROD7_LO       0x59BC
1688 #define BGE_LPMBX_TX_NIC_PROD8_HI       0x59C0
1689 #define BGE_LPMBX_TX_NIC_PROD8_LO       0x59C4
1690 #define BGE_LPMBX_TX_NIC_PROD9_HI       0x59C8
1691 #define BGE_LPMBX_TX_NIC_PROD9_LO       0x59CC
1692 #define BGE_LPMBX_TX_NIC_PROD10_HI      0x59D0
1693 #define BGE_LPMBX_TX_NIC_PROD10_LO      0x59D4
1694 #define BGE_LPMBX_TX_NIC_PROD11_HI      0x59D8
1695 #define BGE_LPMBX_TX_NIC_PROD11_LO      0x59DC
1696 #define BGE_LPMBX_TX_NIC_PROD12_HI      0x59E0
1697 #define BGE_LPMBX_TX_NIC_PROD12_LO      0x59E4
1698 #define BGE_LPMBX_TX_NIC_PROD13_HI      0x59E8
1699 #define BGE_LPMBX_TX_NIC_PROD13_LO      0x59EC
1700 #define BGE_LPMBX_TX_NIC_PROD14_HI      0x59F0
1701 #define BGE_LPMBX_TX_NIC_PROD14_LO      0x59F4
1702 #define BGE_LPMBX_TX_NIC_PROD15_HI      0x59F8
1703 #define BGE_LPMBX_TX_NIC_PROD15_LO      0x59FC
1704
1705 /*
1706  * Flow throw Queue reset register
1707  */
1708 #define BGE_FTQ_RESET                   0x5C00
1709
1710 #define BGE_FTQRESET_DMAREAD            0x00000002
1711 #define BGE_FTQRESET_DMAHIPRIO_RD       0x00000004
1712 #define BGE_FTQRESET_DMADONE            0x00000010
1713 #define BGE_FTQRESET_SBDC               0x00000020
1714 #define BGE_FTQRESET_SDI                0x00000040
1715 #define BGE_FTQRESET_WDMA               0x00000080
1716 #define BGE_FTQRESET_DMAHIPRIO_WR       0x00000100
1717 #define BGE_FTQRESET_TYPE1_SOFTWARE     0x00000200
1718 #define BGE_FTQRESET_SDC                0x00000400
1719 #define BGE_FTQRESET_HCC                0x00000800
1720 #define BGE_FTQRESET_TXFIFO             0x00001000
1721 #define BGE_FTQRESET_MBC                0x00002000
1722 #define BGE_FTQRESET_RBDC               0x00004000
1723 #define BGE_FTQRESET_RXLP               0x00008000
1724 #define BGE_FTQRESET_RDBDI              0x00010000
1725 #define BGE_FTQRESET_RDC                0x00020000
1726 #define BGE_FTQRESET_TYPE2_SOFTWARE     0x00040000
1727
1728 /*
1729  * Message Signaled Interrupt registers
1730  */
1731 #define BGE_MSI_MODE                    0x6000
1732 #define BGE_MSI_STATUS                  0x6004
1733 #define BGE_MSI_FIFOACCESS              0x6008
1734
1735 /* MSI mode register */
1736 #define BGE_MSIMODE_RESET               0x00000001
1737 #define BGE_MSIMODE_ENABLE              0x00000002
1738 #define BGE_MSIMODE_PCI_TGT_ABRT_ATTN   0x00000004
1739 #define BGE_MSIMODE_PCI_MSTR_ABRT_ATTN  0x00000008
1740 #define BGE_MSIMODE_PCI_PERR_ATTN       0x00000010
1741 #define BGE_MSIMODE_MSI_FIFOUFLOW_ATTN  0x00000020
1742 #define BGE_MSIMODE_MSI_FIFOOFLOW_ATTN  0x00000040
1743
1744 /* MSI status register */
1745 #define BGE_MSISTAT_PCI_TGT_ABRT_ATTN   0x00000004
1746 #define BGE_MSISTAT_PCI_MSTR_ABRT_ATTN  0x00000008
1747 #define BGE_MSISTAT_PCI_PERR_ATTN       0x00000010
1748 #define BGE_MSISTAT_MSI_FIFOUFLOW_ATTN  0x00000020
1749 #define BGE_MSISTAT_MSI_FIFOOFLOW_ATTN  0x00000040
1750
1751
1752 /*
1753  * DMA Completion registers
1754  */
1755 #define BGE_DMAC_MODE                   0x6400
1756
1757 /* DMA Completion mode register */
1758 #define BGE_DMACMODE_RESET              0x00000001
1759 #define BGE_DMACMODE_ENABLE             0x00000002
1760
1761
1762 /*
1763  * General control registers.
1764  */
1765 #define BGE_MODE_CTL                    0x6800
1766 #define BGE_MISC_CFG                    0x6804
1767 #define BGE_MISC_LOCAL_CTL              0x6808
1768 #define BGE_EE_ADDR                     0x6838
1769 #define BGE_EE_DATA                     0x683C
1770 #define BGE_EE_CTL                      0x6840
1771 #define BGE_MDI_CTL                     0x6844
1772 #define BGE_EE_DELAY                    0x6848
1773 #define BGE_FASTBOOT_PC                 0x6894
1774
1775 /*
1776  * NVRAM Control registers
1777  */
1778 #define BGE_NVRAM_CMD                   0x7000
1779 #define BGE_NVRAM_STAT                  0x7004
1780 #define BGE_NVRAM_WRDATA                0x7008
1781 #define BGE_NVRAM_ADDR                  0x700c
1782 #define BGE_NVRAM_RDDATA                0x7010
1783 #define BGE_NVRAM_CFG1                  0x7014
1784 #define BGE_NVRAM_CFG2                  0x7018
1785 #define BGE_NVRAM_CFG3                  0x701c
1786 #define BGE_NVRAM_SWARB                 0x7020
1787 #define BGE_NVRAM_ACCESS                0x7024
1788 #define BGE_NVRAM_WRITE1                0x7028
1789
1790 #define BGE_NVRAMCMD_RESET              0x00000001
1791 #define BGE_NVRAMCMD_DONE               0x00000008
1792 #define BGE_NVRAMCMD_START              0x00000010
1793 #define BGE_NVRAMCMD_WR                 0x00000020 /* 1 = wr, 0 = rd */
1794 #define BGE_NVRAMCMD_ERASE              0x00000040
1795 #define BGE_NVRAMCMD_FIRST              0x00000080
1796 #define BGE_NVRAMCMD_LAST               0x00000100
1797
1798 #define BGE_NVRAM_READCMD \
1799         (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \
1800         BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE)
1801 #define BGE_NVRAM_WRITECMD \
1802         (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \
1803         BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE|BGE_NVRAMCMD_WR)
1804
1805 #define BGE_NVRAMSWARB_SET0             0x00000001
1806 #define BGE_NVRAMSWARB_SET1             0x00000002
1807 #define BGE_NVRAMSWARB_SET2             0x00000003
1808 #define BGE_NVRAMSWARB_SET3             0x00000004
1809 #define BGE_NVRAMSWARB_CLR0             0x00000010
1810 #define BGE_NVRAMSWARB_CLR1             0x00000020
1811 #define BGE_NVRAMSWARB_CLR2             0x00000040
1812 #define BGE_NVRAMSWARB_CLR3             0x00000080
1813 #define BGE_NVRAMSWARB_GNT0             0x00000100
1814 #define BGE_NVRAMSWARB_GNT1             0x00000200
1815 #define BGE_NVRAMSWARB_GNT2             0x00000400
1816 #define BGE_NVRAMSWARB_GNT3             0x00000800
1817 #define BGE_NVRAMSWARB_REQ0             0x00001000
1818 #define BGE_NVRAMSWARB_REQ1             0x00002000
1819 #define BGE_NVRAMSWARB_REQ2             0x00004000
1820 #define BGE_NVRAMSWARB_REQ3             0x00008000
1821
1822 #define BGE_NVRAMACC_ENABLE             0x00000001
1823 #define BGE_NVRAMACC_WRENABLE           0x00000002
1824
1825 /* Mode control register */
1826 #define BGE_MODECTL_INT_SNDCOAL_ONLY    0x00000001
1827 #define BGE_MODECTL_BYTESWAP_NONFRAME   0x00000002
1828 #define BGE_MODECTL_WORDSWAP_NONFRAME   0x00000004
1829 #define BGE_MODECTL_BYTESWAP_DATA       0x00000010
1830 #define BGE_MODECTL_WORDSWAP_DATA       0x00000020
1831 #define BGE_MODECTL_NO_FRAME_CRACKING   0x00000200
1832 #define BGE_MODECTL_NO_RX_CRC           0x00000400
1833 #define BGE_MODECTL_RX_BADFRAMES        0x00000800
1834 #define BGE_MODECTL_NO_TX_INTR          0x00002000
1835 #define BGE_MODECTL_NO_RX_INTR          0x00004000
1836 #define BGE_MODECTL_FORCE_PCI32         0x00008000
1837 #define BGE_MODECTL_STACKUP             0x00010000
1838 #define BGE_MODECTL_HOST_SEND_BDS       0x00020000
1839 #define BGE_MODECTL_TX_NO_PHDR_CSUM     0x00100000
1840 #define BGE_MODECTL_RX_NO_PHDR_CSUM     0x00800000
1841 #define BGE_MODECTL_TX_ATTN_INTR        0x01000000
1842 #define BGE_MODECTL_RX_ATTN_INTR        0x02000000
1843 #define BGE_MODECTL_MAC_ATTN_INTR       0x04000000
1844 #define BGE_MODECTL_DMA_ATTN_INTR       0x08000000
1845 #define BGE_MODECTL_FLOWCTL_ATTN_INTR   0x10000000
1846 #define BGE_MODECTL_4X_SENDRING_SZ      0x20000000
1847 #define BGE_MODECTL_FW_PROCESS_MCASTS   0x40000000
1848
1849 /* Misc. config register */
1850 #define BGE_MISCCFG_RESET_CORE_CLOCKS   0x00000001
1851 #define BGE_MISCCFG_TIMER_PRESCALER     0x000000FE
1852 #define BGE_MISCCFG_BOARD_ID_5788       0x00010000
1853 #define BGE_MISCCFG_BOARD_ID_5788M      0x00018000
1854 #define BGE_MISCCFG_BOARD_ID_MASK       0x0001e000
1855 #define BGE_MISCCFG_EPHY_IDDQ           0x00200000
1856 #define BGE_MISCCFG_GPHY_PD_OVERRIDE    0x04000000
1857
1858 #define BGE_32BITTIME_66MHZ             (0x41 << 1)
1859
1860 /* Misc. Local Control */
1861 #define BGE_MLC_INTR_STATE              0x00000001
1862 #define BGE_MLC_INTR_CLR                0x00000002
1863 #define BGE_MLC_INTR_SET                0x00000004
1864 #define BGE_MLC_INTR_ONATTN             0x00000008
1865 #define BGE_MLC_MISCIO_IN0              0x00000100
1866 #define BGE_MLC_MISCIO_IN1              0x00000200
1867 #define BGE_MLC_MISCIO_IN2              0x00000400
1868 #define BGE_MLC_MISCIO_OUTEN0           0x00000800
1869 #define BGE_MLC_MISCIO_OUTEN1           0x00001000
1870 #define BGE_MLC_MISCIO_OUTEN2           0x00002000
1871 #define BGE_MLC_MISCIO_OUT0             0x00004000
1872 #define BGE_MLC_MISCIO_OUT1             0x00008000
1873 #define BGE_MLC_MISCIO_OUT2             0x00010000
1874 #define BGE_MLC_EXTRAM_ENB              0x00020000
1875 #define BGE_MLC_SRAM_SIZE               0x001C0000
1876 #define BGE_MLC_BANK_SEL                0x00200000 /* 0 = 2 banks, 1 == 1 */
1877 #define BGE_MLC_SSRAM_TYPE              0x00400000 /* 1 = ZBT, 0 = standard */
1878 #define BGE_MLC_SSRAM_CYC_DESEL         0x00800000
1879 #define BGE_MLC_AUTO_EEPROM             0x01000000
1880
1881 #define BGE_SSRAMSIZE_256KB             0x00000000
1882 #define BGE_SSRAMSIZE_512KB             0x00040000
1883 #define BGE_SSRAMSIZE_1MB               0x00080000
1884 #define BGE_SSRAMSIZE_2MB               0x000C0000
1885 #define BGE_SSRAMSIZE_4MB               0x00100000
1886 #define BGE_SSRAMSIZE_8MB               0x00140000
1887 #define BGE_SSRAMSIZE_16M               0x00180000
1888
1889 /* EEPROM address register */
1890 #define BGE_EEADDR_ADDRESS              0x0000FFFC
1891 #define BGE_EEADDR_HALFCLK              0x01FF0000
1892 #define BGE_EEADDR_START                0x02000000
1893 #define BGE_EEADDR_DEVID                0x1C000000
1894 #define BGE_EEADDR_RESET                0x20000000
1895 #define BGE_EEADDR_DONE                 0x40000000
1896 #define BGE_EEADDR_RW                   0x80000000 /* 1 = rd, 0 = wr */
1897
1898 #define BGE_EEDEVID(x)                  ((x & 7) << 26)
1899 #define BGE_EEHALFCLK(x)                ((x & 0x1FF) << 16)
1900 #define BGE_HALFCLK_384SCL              0x60
1901 #define BGE_EE_READCMD \
1902         (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)|      \
1903         BGE_EEADDR_START|BGE_EEADDR_RW|BGE_EEADDR_DONE)
1904 #define BGE_EE_WRCMD \
1905         (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)|      \
1906         BGE_EEADDR_START|BGE_EEADDR_DONE)
1907
1908 /* EEPROM Control register */
1909 #define BGE_EECTL_CLKOUT_TRISTATE       0x00000001
1910 #define BGE_EECTL_CLKOUT                0x00000002
1911 #define BGE_EECTL_CLKIN                 0x00000004
1912 #define BGE_EECTL_DATAOUT_TRISTATE      0x00000008
1913 #define BGE_EECTL_DATAOUT               0x00000010
1914 #define BGE_EECTL_DATAIN                0x00000020
1915
1916 /* MDI (MII/GMII) access register */
1917 #define BGE_MDI_DATA                    0x00000001
1918 #define BGE_MDI_DIR                     0x00000002
1919 #define BGE_MDI_SEL                     0x00000004
1920 #define BGE_MDI_CLK                     0x00000008
1921
1922 #define BGE_MEMWIN_START                0x00008000
1923 #define BGE_MEMWIN_END                  0x0000FFFF
1924
1925
1926 #define BGE_MEMWIN_READ(sc, x, val)                                     \
1927         do {                                                            \
1928                 pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR,  \
1929                     (0xFFFF0000 & x), 4);                               \
1930                 val = CSR_READ_4(sc, BGE_MEMWIN_START + (x & 0xFFFF));  \
1931         } while(0)
1932
1933 #define BGE_MEMWIN_WRITE(sc, x, val)                                    \
1934         do {                                                            \
1935                 pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR,  \
1936                     (0xFFFF0000 & x), 4);                               \
1937                 CSR_WRITE_4(sc, BGE_MEMWIN_START + (x & 0xFFFF), val);  \
1938         } while(0)
1939
1940 /*
1941  * This magic number is written to the firmware mailbox at 0xb50
1942  * before a software reset is issued.  After the internal firmware
1943  * has completed its initialization it will write the opposite of 
1944  * this value, ~BGE_MAGIC_NUMBER, to the same location, allowing the
1945  * driver to synchronize with the firmware.
1946  */
1947 #define BGE_MAGIC_NUMBER                0x4B657654
1948
1949 typedef struct {
1950         uint32_t                bge_addr_hi;
1951         uint32_t                bge_addr_lo;
1952 } bge_hostaddr;
1953
1954 #define BGE_HOSTADDR(x, y)                                              \
1955         do {                                                            \
1956                 (x).bge_addr_lo = ((uint64_t) (y) & 0xffffffff);        \
1957                 (x).bge_addr_hi = ((uint64_t) (y) >> 32);               \
1958         } while(0)
1959
1960 #define BGE_ADDR_LO(y)  ((uint64_t) (y) & 0xFFFFFFFF)
1961 #define BGE_ADDR_HI(y)  ((uint64_t) (y) >> 32)
1962
1963 /* Ring control block structure */
1964 struct bge_rcb {
1965         bge_hostaddr            bge_hostaddr;
1966         uint32_t                bge_maxlen_flags;
1967         uint32_t                bge_nicaddr;
1968 };
1969 #define BGE_RCB_MAXLEN_FLAGS(maxlen, flags)     ((maxlen) << 16 | (flags))
1970 #define RCB_WRITE_4(sc, rcb, offset, val)                       \
1971         bus_space_write_4(sc->bge_btag, sc->bge_bhandle,        \
1972                           rcb + offsetof(struct bge_rcb, offset), val)
1973
1974 #define BGE_RCB_FLAG_USE_EXT_RX_BD      0x0001
1975 #define BGE_RCB_FLAG_RING_DISABLED      0x0002
1976
1977 struct bge_tx_bd {
1978         bge_hostaddr            bge_addr;
1979 #if BYTE_ORDER == LITTLE_ENDIAN
1980         uint16_t                bge_flags;
1981         uint16_t                bge_len;
1982         uint16_t                bge_vlan_tag;
1983         uint16_t                bge_rsvd;
1984 #else
1985         uint16_t                bge_len;
1986         uint16_t                bge_flags;
1987         uint16_t                bge_rsvd;
1988         uint16_t                bge_vlan_tag;
1989 #endif
1990 };
1991
1992 #define BGE_TXBDFLAG_TCP_UDP_CSUM       0x0001
1993 #define BGE_TXBDFLAG_IP_CSUM            0x0002
1994 #define BGE_TXBDFLAG_END                0x0004
1995 #define BGE_TXBDFLAG_IP_FRAG            0x0008
1996 #define BGE_TXBDFLAG_IP_FRAG_END        0x0010
1997 #define BGE_TXBDFLAG_VLAN_TAG           0x0040
1998 #define BGE_TXBDFLAG_COAL_NOW           0x0080
1999 #define BGE_TXBDFLAG_CPU_PRE_DMA        0x0100
2000 #define BGE_TXBDFLAG_CPU_POST_DMA       0x0200
2001 #define BGE_TXBDFLAG_INSERT_SRC_ADDR    0x1000
2002 #define BGE_TXBDFLAG_CHOOSE_SRC_ADDR    0x6000
2003 #define BGE_TXBDFLAG_NO_CRC             0x8000
2004
2005 #define BGE_NIC_TXRING_ADDR(ringno, size)       \
2006         BGE_SEND_RING_1_TO_4 +                  \
2007         ((ringno * sizeof(struct bge_tx_bd) * size) / 4)
2008
2009 struct bge_rx_bd {
2010         bge_hostaddr            bge_addr;
2011 #if BYTE_ORDER == LITTLE_ENDIAN
2012         uint16_t                bge_len;
2013         uint16_t                bge_idx;
2014         uint16_t                bge_flags;
2015         uint16_t                bge_type;
2016         uint16_t                bge_tcp_udp_csum;
2017         uint16_t                bge_ip_csum;
2018         uint16_t                bge_vlan_tag;
2019         uint16_t                bge_error_flag;
2020 #else
2021         uint16_t                bge_idx;
2022         uint16_t                bge_len;
2023         uint16_t                bge_type;
2024         uint16_t                bge_flags;
2025         uint16_t                bge_ip_csum;
2026         uint16_t                bge_tcp_udp_csum;
2027         uint16_t                bge_error_flag;
2028         uint16_t                bge_vlan_tag;
2029 #endif
2030         uint32_t                bge_rsvd;
2031         uint32_t                bge_opaque;
2032 };
2033
2034 #define BGE_RXBDFLAG_END                0x0004
2035 #define BGE_RXBDFLAG_JUMBO_RING         0x0020
2036 #define BGE_RXBDFLAG_VLAN_TAG           0x0040
2037 #define BGE_RXBDFLAG_ERROR              0x0400
2038 #define BGE_RXBDFLAG_MINI_RING          0x0800
2039 #define BGE_RXBDFLAG_IP_CSUM            0x1000
2040 #define BGE_RXBDFLAG_TCP_UDP_CSUM       0x2000
2041 #define BGE_RXBDFLAG_TCP_UDP_IS_TCP     0x4000
2042
2043 #define BGE_RXERRFLAG_BAD_CRC           0x0001
2044 #define BGE_RXERRFLAG_COLL_DETECT       0x0002
2045 #define BGE_RXERRFLAG_LINK_LOST         0x0004
2046 #define BGE_RXERRFLAG_PHY_DECODE_ERR    0x0008
2047 #define BGE_RXERRFLAG_MAC_ABORT         0x0010
2048 #define BGE_RXERRFLAG_RUNT              0x0020
2049 #define BGE_RXERRFLAG_TRUNC_NO_RSRCS    0x0040
2050 #define BGE_RXERRFLAG_GIANT             0x0080
2051
2052 struct bge_sts_idx {
2053 #if BYTE_ORDER == LITTLE_ENDIAN
2054         uint16_t                bge_rx_prod_idx;
2055         uint16_t                bge_tx_cons_idx;
2056 #else
2057         uint16_t                bge_tx_cons_idx;
2058         uint16_t                bge_rx_prod_idx;
2059 #endif
2060 };
2061
2062 struct bge_status_block {
2063         uint32_t                bge_status;
2064         uint32_t                bge_rsvd0;
2065 #if BYTE_ORDER == LITTLE_ENDIAN
2066         uint16_t                bge_rx_jumbo_cons_idx;
2067         uint16_t                bge_rx_std_cons_idx;
2068         uint16_t                bge_rx_mini_cons_idx;
2069         uint16_t                bge_rsvd1;
2070 #else
2071         uint16_t                bge_rx_std_cons_idx;
2072         uint16_t                bge_rx_jumbo_cons_idx;
2073         uint16_t                bge_rsvd1;
2074         uint16_t                bge_rx_mini_cons_idx;
2075 #endif
2076         struct bge_sts_idx      bge_idx[16];
2077 };
2078
2079 #define BGE_TX_CONSIDX(x, i) x->bge_idx[i].bge_tx_considx
2080 #define BGE_RX_PRODIDX(x, i) x->bge_idx[i].bge_rx_prodidx
2081
2082 #define BGE_STATFLAG_UPDATED            0x00000001
2083 #define BGE_STATFLAG_LINKSTATE_CHANGED  0x00000002
2084 #define BGE_STATFLAG_ERROR              0x00000004
2085
2086
2087 /*
2088  * Offset of MAC address inside EEPROM.
2089  */
2090 #define BGE_EE_MAC_OFFSET               0x7C
2091 #define BGE_EE_MAC_OFFSET_5906          0x10
2092 #define BGE_EE_HWCFG_OFFSET             0xC8
2093
2094 #define BGE_HWCFG_VOLTAGE               0x00000003
2095 #define BGE_HWCFG_PHYLED_MODE           0x0000000C
2096 #define BGE_HWCFG_MEDIA                 0x00000030
2097
2098 #define BGE_VOLTAGE_1POINT3             0x00000000
2099 #define BGE_VOLTAGE_1POINT8             0x00000001
2100
2101 #define BGE_PHYLEDMODE_UNSPEC           0x00000000
2102 #define BGE_PHYLEDMODE_TRIPLELED        0x00000004
2103 #define BGE_PHYLEDMODE_SINGLELED        0x00000008
2104
2105 #define BGE_MEDIA_UNSPEC                0x00000000
2106 #define BGE_MEDIA_COPPER                0x00000010
2107 #define BGE_MEDIA_FIBER                 0x00000020
2108
2109 #define BGE_PCI_READ_CMD                0x06000000
2110 #define BGE_PCI_WRITE_CMD               0x70000000
2111
2112 #define BGE_TICKS_PER_SEC               1000000
2113
2114 /*
2115  * Ring size constants.
2116  */
2117 #define BGE_EVENT_RING_CNT      256
2118 #define BGE_CMD_RING_CNT        64
2119 #define BGE_STD_RX_RING_CNT     512
2120 #define BGE_JUMBO_RX_RING_CNT   256
2121 #define BGE_MINI_RX_RING_CNT    1024
2122 #define BGE_RETURN_RING_CNT     1024
2123
2124 /* 5705 has smaller return ring size */
2125
2126 #define BGE_RETURN_RING_CNT_5705        512
2127
2128 /*
2129  * Possible TX ring sizes.
2130  */
2131 #define BGE_TX_RING_CNT_128     128
2132 #define BGE_TX_RING_BASE_128    0x3800
2133
2134 #define BGE_TX_RING_CNT_256     256
2135 #define BGE_TX_RING_BASE_256    0x3000
2136
2137 #define BGE_TX_RING_CNT_512     512
2138 #define BGE_TX_RING_BASE_512    0x2000
2139
2140 #define BGE_TX_RING_CNT         BGE_TX_RING_CNT_512
2141 #define BGE_TX_RING_BASE        BGE_TX_RING_BASE_512
2142
2143 /*
2144  * Tigon III statistics counters.
2145  */
2146 /* Statistics maintained MAC Receive block. */
2147 struct bge_rx_mac_stats {
2148         bge_hostaddr            ifHCInOctets;
2149         bge_hostaddr            Reserved1;
2150         bge_hostaddr            etherStatsFragments;
2151         bge_hostaddr            ifHCInUcastPkts;
2152         bge_hostaddr            ifHCInMulticastPkts;
2153         bge_hostaddr            ifHCInBroadcastPkts;
2154         bge_hostaddr            dot3StatsFCSErrors;
2155         bge_hostaddr            dot3StatsAlignmentErrors;
2156         bge_hostaddr            xonPauseFramesReceived;
2157         bge_hostaddr            xoffPauseFramesReceived;
2158         bge_hostaddr            macControlFramesReceived;
2159         bge_hostaddr            xoffStateEntered;
2160         bge_hostaddr            dot3StatsFramesTooLong;
2161         bge_hostaddr            etherStatsJabbers;
2162         bge_hostaddr            etherStatsUndersizePkts;
2163         bge_hostaddr            inRangeLengthError;
2164         bge_hostaddr            outRangeLengthError;
2165         bge_hostaddr            etherStatsPkts64Octets;
2166         bge_hostaddr            etherStatsPkts65Octetsto127Octets;
2167         bge_hostaddr            etherStatsPkts128Octetsto255Octets;
2168         bge_hostaddr            etherStatsPkts256Octetsto511Octets;
2169         bge_hostaddr            etherStatsPkts512Octetsto1023Octets;
2170         bge_hostaddr            etherStatsPkts1024Octetsto1522Octets;
2171         bge_hostaddr            etherStatsPkts1523Octetsto2047Octets;
2172         bge_hostaddr            etherStatsPkts2048Octetsto4095Octets;
2173         bge_hostaddr            etherStatsPkts4096Octetsto8191Octets;
2174         bge_hostaddr            etherStatsPkts8192Octetsto9022Octets;
2175 };
2176
2177
2178 /* Statistics maintained MAC Transmit block. */
2179 struct bge_tx_mac_stats {
2180         bge_hostaddr            ifHCOutOctets;
2181         bge_hostaddr            Reserved2;
2182         bge_hostaddr            etherStatsCollisions;
2183         bge_hostaddr            outXonSent;
2184         bge_hostaddr            outXoffSent;
2185         bge_hostaddr            flowControlDone;
2186         bge_hostaddr            dot3StatsInternalMacTransmitErrors;
2187         bge_hostaddr            dot3StatsSingleCollisionFrames;
2188         bge_hostaddr            dot3StatsMultipleCollisionFrames;
2189         bge_hostaddr            dot3StatsDeferredTransmissions;
2190         bge_hostaddr            Reserved3;
2191         bge_hostaddr            dot3StatsExcessiveCollisions;
2192         bge_hostaddr            dot3StatsLateCollisions;
2193         bge_hostaddr            dot3Collided2Times;
2194         bge_hostaddr            dot3Collided3Times;
2195         bge_hostaddr            dot3Collided4Times;
2196         bge_hostaddr            dot3Collided5Times;
2197         bge_hostaddr            dot3Collided6Times;
2198         bge_hostaddr            dot3Collided7Times;
2199         bge_hostaddr            dot3Collided8Times;
2200         bge_hostaddr            dot3Collided9Times;
2201         bge_hostaddr            dot3Collided10Times;
2202         bge_hostaddr            dot3Collided11Times;
2203         bge_hostaddr            dot3Collided12Times;
2204         bge_hostaddr            dot3Collided13Times;
2205         bge_hostaddr            dot3Collided14Times;
2206         bge_hostaddr            dot3Collided15Times;
2207         bge_hostaddr            ifHCOutUcastPkts;
2208         bge_hostaddr            ifHCOutMulticastPkts;
2209         bge_hostaddr            ifHCOutBroadcastPkts;
2210         bge_hostaddr            dot3StatsCarrierSenseErrors;
2211         bge_hostaddr            ifOutDiscards;
2212         bge_hostaddr            ifOutErrors;
2213 };
2214
2215 /* Stats counters access through registers */
2216 struct bge_mac_stats_regs {
2217         uint32_t                ifHCOutOctets;
2218         uint32_t                Reserved0;
2219         uint32_t                etherStatsCollisions;
2220         uint32_t                outXonSent;
2221         uint32_t                outXoffSent;
2222         uint32_t                Reserved1;
2223         uint32_t                dot3StatsInternalMacTransmitErrors;
2224         uint32_t                dot3StatsSingleCollisionFrames;
2225         uint32_t                dot3StatsMultipleCollisionFrames;
2226         uint32_t                dot3StatsDeferredTransmissions;
2227         uint32_t                Reserved2;
2228         uint32_t                dot3StatsExcessiveCollisions;
2229         uint32_t                dot3StatsLateCollisions;
2230         uint32_t                Reserved3[14];
2231         uint32_t                ifHCOutUcastPkts;
2232         uint32_t                ifHCOutMulticastPkts;
2233         uint32_t                ifHCOutBroadcastPkts;
2234         uint32_t                Reserved4[2];
2235         uint32_t                ifHCInOctets;
2236         uint32_t                Reserved5;
2237         uint32_t                etherStatsFragments;
2238         uint32_t                ifHCInUcastPkts;
2239         uint32_t                ifHCInMulticastPkts;
2240         uint32_t                ifHCInBroadcastPkts;
2241         uint32_t                dot3StatsFCSErrors;
2242         uint32_t                dot3StatsAlignmentErrors;
2243         uint32_t                xonPauseFramesReceived;
2244         uint32_t                xoffPauseFramesReceived;
2245         uint32_t                macControlFramesReceived;
2246         uint32_t                xoffStateEntered;
2247         uint32_t                dot3StatsFramesTooLong;
2248         uint32_t                etherStatsJabbers;
2249         uint32_t                etherStatsUndersizePkts;
2250 };
2251
2252 struct bge_stats {
2253         uint8_t                 Reserved0[256];
2254
2255         /* Statistics maintained by Receive MAC. */
2256         struct bge_rx_mac_stats rxstats;
2257
2258         bge_hostaddr            Unused1[37];
2259
2260         /* Statistics maintained by Transmit MAC. */
2261         struct bge_tx_mac_stats txstats;
2262
2263         bge_hostaddr            Unused2[31];
2264
2265         /* Statistics maintained by Receive List Placement. */
2266         bge_hostaddr            COSIfHCInPkts[16];
2267         bge_hostaddr            COSFramesDroppedDueToFilters;
2268         bge_hostaddr            nicDmaWriteQueueFull;
2269         bge_hostaddr            nicDmaWriteHighPriQueueFull;
2270         bge_hostaddr            nicNoMoreRxBDs;
2271         bge_hostaddr            ifInDiscards;
2272         bge_hostaddr            ifInErrors;
2273         bge_hostaddr            nicRecvThresholdHit;
2274
2275         bge_hostaddr            Unused3[9];
2276
2277         /* Statistics maintained by Send Data Initiator. */
2278         bge_hostaddr            COSIfHCOutPkts[16];
2279         bge_hostaddr            nicDmaReadQueueFull;
2280         bge_hostaddr            nicDmaReadHighPriQueueFull;
2281         bge_hostaddr            nicSendDataCompQueueFull;
2282
2283         /* Statistics maintained by Host Coalescing. */
2284         bge_hostaddr            nicRingSetSendProdIndex;
2285         bge_hostaddr            nicRingStatusUpdate;
2286         bge_hostaddr            nicInterrupts;
2287         bge_hostaddr            nicAvoidedInterrupts;
2288         bge_hostaddr            nicSendThresholdHit;
2289
2290         uint8_t                 Reserved4[320];
2291 };
2292
2293 /*
2294  * Tigon general information block. This resides in host memory
2295  * and contains the status counters, ring control blocks and
2296  * producer pointers.
2297  */
2298
2299 struct bge_gib {
2300         struct bge_stats        bge_stats;
2301         struct bge_rcb          bge_tx_rcb[16];
2302         struct bge_rcb          bge_std_rx_rcb;
2303         struct bge_rcb          bge_jumbo_rx_rcb;
2304         struct bge_rcb          bge_mini_rx_rcb;
2305         struct bge_rcb          bge_return_rcb;
2306 };
2307
2308 /*
2309  * NOTE!  On the Alpha, we have an alignment constraint.
2310  * The first thing in the packet is a 14-byte Ethernet header.
2311  * This means that the packet is misaligned.  To compensate,
2312  * we actually offset the data 2 bytes into the cluster.  This
2313  * alignes the packet after the Ethernet header at a 32-bit
2314  * boundary.
2315  */
2316
2317 #define ETHER_ALIGN 2
2318
2319 #define BGE_FRAMELEN            1518
2320 #define BGE_MAX_FRAMELEN        1536
2321 #define BGE_JUMBO_FRAMELEN      9018
2322 #define BGE_JUMBO_MTU           (BGE_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
2323 #define BGE_PAGE_SIZE           PAGE_SIZE
2324 #define BGE_MIN_FRAMELEN        60
2325
2326 /*
2327  * Other utility macros.
2328  */
2329 #define BGE_INC(x, y)   (x) = (x + 1) % y
2330
2331 /*
2332  * Vital product data and structures.
2333  */
2334 #define BGE_VPD_FLAG            0x8000
2335  
2336 /* VPD structures */
2337 struct vpd_res {
2338         uint8_t                 vr_id;
2339         uint8_t                 vr_len;
2340         uint8_t                 vr_pad;
2341 };
2342  
2343 struct vpd_key {
2344         char                    vk_key[2];
2345         uint8_t                 vk_len;
2346 };
2347  
2348 #define VPD_RES_ID      0x82    /* ID string */
2349 #define VPD_RES_READ    0x90    /* start of read only area */
2350 #define VPD_RES_WRITE   0x81    /* start of read/write area */
2351 #define VPD_RES_END     0x78    /* end tag */
2352
2353
2354 /*
2355  * Register access macros. The Tigon always uses memory mapped register
2356  * accesses and all registers must be accessed with 32 bit operations.
2357  */
2358
2359 #define CSR_WRITE_4(sc, reg, val)       \
2360         bus_space_write_4(sc->bge_btag, sc->bge_bhandle, reg, val)
2361
2362 #define CSR_READ_4(sc, reg)             \
2363         bus_space_read_4(sc->bge_btag, sc->bge_bhandle, reg)
2364
2365 #define BGE_SETBIT(sc, reg, x)  \
2366         CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) | x))
2367 #define BGE_CLRBIT(sc, reg, x)  \
2368         CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) & ~x))
2369
2370 #define PCI_SETBIT(dev, reg, x, s)      \
2371         pci_write_config(dev, reg, (pci_read_config(dev, reg, s) | x), s)
2372 #define PCI_CLRBIT(dev, reg, x, s)      \
2373         pci_write_config(dev, reg, (pci_read_config(dev, reg, s) & ~x), s)
2374
2375 /*
2376  * Memory management stuff. Note: the SSLOTS, MSLOTS and JSLOTS
2377  * values are tuneable. They control the actual amount of buffers
2378  * allocated for the standard, mini and jumbo receive rings.
2379  */
2380
2381 #define BGE_SSLOTS      256
2382 #define BGE_MSLOTS      256
2383 #define BGE_JSLOTS      384
2384
2385 #define BGE_JRAWLEN (BGE_JUMBO_FRAMELEN + ETHER_ALIGN)
2386 #define BGE_JLEN (BGE_JRAWLEN + \
2387         (sizeof(uint64_t) - BGE_JRAWLEN % sizeof(uint64_t)))
2388 #define BGE_JPAGESZ PAGE_SIZE
2389 #define BGE_RESID (BGE_JPAGESZ - (BGE_JLEN * BGE_JSLOTS) % BGE_JPAGESZ)
2390 #define BGE_JMEM ((BGE_JLEN * BGE_JSLOTS) + BGE_RESID)
2391
2392 struct bge_softc;
2393
2394 struct bge_jslot {
2395         struct bge_softc        *bge_sc;
2396         void                    *bge_buf;
2397         bus_addr_t              bge_paddr;
2398         int                     bge_inuse;
2399         int                     bge_slot;
2400         SLIST_ENTRY(bge_jslot)  jslot_link;
2401 };
2402
2403 #if (BUS_SPACE_MAXADDR != BUS_SPACE_MAXADDR_32BIT)
2404 #define BGE_DMA_MAXADDR_40BIT   0xFFFFFFFFFF
2405 #define BGE_DMA_BOUNDARY_4G     0x100000000ULL
2406 #else
2407 #define BGE_DMA_MAXADDR_40BIT   BUS_SPACE_MAXADDR
2408 #define BGE_DMA_BOUNDARY_4G     0
2409 #endif
2410
2411 /*
2412  * Ring structures. Most of these reside in host memory and we tell
2413  * the NIC where they are via the ring control blocks. The exceptions
2414  * are the tx and command rings, which live in NIC memory and which
2415  * we access via the shared memory window.
2416  */
2417 struct bge_ring_data {
2418         struct bge_rx_bd        *bge_rx_std_ring;
2419         bus_addr_t              bge_rx_std_ring_paddr;
2420         struct bge_rx_bd        *bge_rx_jumbo_ring;
2421         bus_addr_t              bge_rx_jumbo_ring_paddr;
2422         struct bge_rx_bd        *bge_rx_return_ring;
2423         bus_addr_t              bge_rx_return_ring_paddr;
2424         struct bge_tx_bd        *bge_tx_ring;
2425         bus_addr_t              bge_tx_ring_paddr;
2426         struct bge_status_block *bge_status_block;
2427         bus_addr_t              bge_status_block_paddr;
2428         struct bge_stats        *bge_stats;
2429         bus_addr_t              bge_stats_paddr;
2430         void                    *bge_jumbo_buf;
2431         struct bge_gib          bge_info;
2432 };
2433
2434 #define BGE_STD_RX_RING_SZ      \
2435         (sizeof(struct bge_rx_bd) * BGE_STD_RX_RING_CNT)
2436 #define BGE_JUMBO_RX_RING_SZ    \
2437         (sizeof(struct bge_rx_bd) * BGE_JUMBO_RX_RING_CNT)
2438 #define BGE_TX_RING_SZ          \
2439         (sizeof(struct bge_tx_bd) * BGE_TX_RING_CNT)
2440 #define BGE_RX_RTN_RING_SZ(x)   \
2441         (sizeof(struct bge_rx_bd) * x->bge_return_ring_cnt)
2442
2443 #define BGE_STATUS_BLK_SZ       sizeof (struct bge_status_block)
2444
2445 #define BGE_STATS_SZ            sizeof (struct bge_stats)
2446
2447 struct bge_rxchain {
2448         struct mbuf     *bge_mbuf;
2449         bus_addr_t      bge_paddr;
2450 };
2451
2452 /*
2453  * Mbuf pointers. We need these to keep track of the virtual addresses
2454  * of our mbuf chains since we can only convert from physical to virtual,
2455  * not the other way around.
2456  */
2457 struct bge_chain_data {
2458         bus_dma_tag_t           bge_parent_tag;
2459         bus_dma_tag_t           bge_rx_std_ring_tag;
2460         bus_dma_tag_t           bge_rx_jumbo_ring_tag;
2461         bus_dma_tag_t           bge_rx_return_ring_tag;
2462         bus_dma_tag_t           bge_tx_ring_tag;
2463         bus_dma_tag_t           bge_status_tag;
2464         bus_dma_tag_t           bge_stats_tag;
2465         bus_dma_tag_t           bge_jumbo_tag;
2466         bus_dma_tag_t           bge_tx_mtag;    /* TX mbuf DMA tag */
2467         bus_dma_tag_t           bge_rx_mtag;    /* RX mbuf DMA tag */
2468         bus_dmamap_t            bge_rx_tmpmap;
2469         bus_dmamap_t            bge_tx_dmamap[BGE_TX_RING_CNT];
2470         bus_dmamap_t            bge_rx_std_dmamap[BGE_STD_RX_RING_CNT];
2471         bus_dmamap_t            bge_rx_std_ring_map;
2472         bus_dmamap_t            bge_rx_jumbo_ring_map;
2473         bus_dmamap_t            bge_tx_ring_map;
2474         bus_dmamap_t            bge_rx_return_ring_map;
2475         bus_dmamap_t            bge_status_map;
2476         bus_dmamap_t            bge_stats_map;
2477         bus_dmamap_t            bge_jumbo_map;
2478         struct mbuf             *bge_tx_chain[BGE_TX_RING_CNT];
2479         struct bge_rxchain      bge_rx_std_chain[BGE_STD_RX_RING_CNT];
2480         struct bge_rxchain      bge_rx_jumbo_chain[BGE_JUMBO_RX_RING_CNT];
2481         /* Stick the jumbo mem management stuff here too. */
2482         struct bge_jslot        bge_jslots[BGE_JSLOTS];
2483 };
2484
2485 struct bge_type {
2486         uint16_t                bge_vid;
2487         uint16_t                bge_did;
2488         char                    *bge_name;
2489 };
2490
2491 #define BGE_HWREV_TIGON         0x01
2492 #define BGE_HWREV_TIGON_II      0x02
2493 #define BGE_TIMEOUT             5000
2494 #define BGE_FIRMWARE_TIMEOUT    20000
2495 #define BGE_TXCONS_UNSET        0xFFFF  /* impossible value */
2496
2497 struct bge_bcom_hack {
2498         int                     reg;
2499         int                     val;
2500 };
2501
2502 struct bge_softc {
2503         struct arpcom           arpcom;         /* interface info */
2504         device_t                bge_dev;
2505         device_t                bge_miibus;
2506         bus_space_handle_t      bge_bhandle;
2507         bus_space_tag_t         bge_btag;
2508         void                    *bge_intrhand;
2509         struct resource         *bge_irq;
2510         struct resource         *bge_res;
2511         struct ifmedia          bge_ifmedia;    /* TBI media info */
2512         int                     bge_pcixcap;
2513         uint32_t                bge_flags;      /* BGE_FLAG_ */
2514 #define BGE_FLAG_TBI            0x00000001
2515 #define BGE_FLAG_JUMBO          0x00000002
2516 #define BGE_FLAG_MII_SERDES     0x00000010
2517 #define BGE_FLAG_CPMU           0x00000020
2518 #define BGE_FLAG_PCIX           0x00000200
2519 #define BGE_FLAG_PCIE           0x00000400
2520 #define BGE_FLAG_5700_FAMILY    0x00001000
2521 #define BGE_FLAG_5705_PLUS      0x00002000
2522 #define BGE_FLAG_5714_FAMILY    0x00004000
2523 #define BGE_FLAG_575X_PLUS      0x00008000
2524 #define BGE_FLAG_5755_PLUS      0x00010000
2525 #define BGE_FLAG_MAXADDR_40BIT  0x00020000
2526 #define BGE_FLAG_RX_ALIGNBUG    0x00100000
2527 #define BGE_FLAG_NO_EEPROM      0x10000000
2528 #define BGE_FLAG_5788           0x20000000
2529 #define BGE_FLAG_SHORTDMA       0x40000000
2530
2531         uint32_t                bge_chipid;
2532         uint32_t                bge_asicrev;
2533         uint32_t                bge_chiprev;
2534         struct bge_ring_data    bge_ldata;      /* rings */
2535         struct bge_chain_data   bge_cdata;      /* mbufs */
2536         uint16_t                bge_tx_saved_considx;
2537         uint16_t                bge_rx_saved_considx;
2538         uint16_t                bge_ev_saved_considx;
2539         uint16_t                bge_return_ring_cnt;
2540         uint16_t                bge_std;        /* current std ring head */
2541         uint16_t                bge_jumbo;      /* current jumo ring head */
2542         SLIST_HEAD(__bge_jfreehead, bge_jslot)  bge_jfree_listhead;
2543         struct lwkt_serialize   bge_jslot_serializer;
2544         uint32_t                bge_stat_ticks;
2545         uint32_t                bge_rx_coal_ticks;
2546         uint32_t                bge_tx_coal_ticks;
2547         uint32_t                bge_tx_prodidx;
2548         uint32_t                bge_rx_max_coal_bds;
2549         uint32_t                bge_tx_max_coal_bds;
2550         uint32_t                bge_tx_buf_ratio;
2551         uint32_t                bge_mi_mode;
2552         int                     bge_force_defrag;
2553         int                     bge_if_flags;
2554         int                     bge_txcnt;
2555         int                     bge_link;
2556         int                     bge_link_evt;
2557         struct callout          bge_stat_timer;
2558
2559         struct sysctl_ctx_list  bge_sysctl_ctx;
2560         struct sysctl_oid       *bge_sysctl_tree;
2561
2562         uint32_t                bge_phy_flags;
2563 #define BGE_PHY_NO_3LED         0x00200000
2564 #define BGE_PHY_ADC_BUG         0x00400000
2565 #define BGE_PHY_5704_A0_BUG     0x00800000
2566 #define BGE_PHY_JITTER_BUG      0x01000000
2567 #define BGE_PHY_BER_BUG         0x02000000
2568 #define BGE_PHY_ADJUST_TRIM     0x04000000
2569 #define BGE_PHY_CRC_BUG         0x08000000
2570 #define BGE_PHY_WIRESPEED       0x00000004
2571
2572         int                     bge_phyno;
2573         uint32_t                bge_coal_chg;
2574 #define BGE_RX_COAL_TICKS_CHG   0x1
2575 #define BGE_TX_COAL_TICKS_CHG   0x2
2576 #define BGE_RX_MAX_COAL_BDS_CHG 0x4
2577 #define BGE_TX_MAX_COAL_BDS_CHG 0x8
2578
2579         void                    (*bge_link_upd)(struct bge_softc *, uint32_t);
2580         uint32_t                bge_link_chg;
2581 };
2582
2583 #define BGE_NSEG_NEW            32
2584 #define BGE_NSEG_SPARE          5
2585 #define BGE_NSEG_RSVD           16