2 * Copyright (c) 1997, 1998, 1999
3 * Bill Paul <wpaul@ctr.columbia.edu>. All rights reserved.
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
8 * 1. Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
13 * 3. All advertising materials mentioning features or use of this software
14 * must display the following acknowledgement:
15 * This product includes software developed by Bill Paul.
16 * 4. Neither the name of the author nor the names of any co-contributors
17 * may be used to endorse or promote products derived from this software
18 * without specific prior written permission.
20 * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
21 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
24 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
30 * THE POSSIBILITY OF SUCH DAMAGE.
32 * $FreeBSD: src/sys/pci/if_sf.c,v 1.18.2.8 2001/12/16 15:46:07 luigi Exp $
33 * $DragonFly: src/sys/dev/netif/sf/if_sf.c,v 1.12 2004/09/15 00:41:53 joerg Exp $
35 * $FreeBSD: src/sys/pci/if_sf.c,v 1.18.2.8 2001/12/16 15:46:07 luigi Exp $
39 * Adaptec AIC-6915 "Starfire" PCI fast ethernet driver for FreeBSD.
40 * Programming manual is available from:
41 * ftp.adaptec.com:/pub/BBS/userguides/aic6915_pg.pdf.
43 * Written by Bill Paul <wpaul@ctr.columbia.edu>
44 * Department of Electical Engineering
45 * Columbia University, New York City
49 * The Adaptec AIC-6915 "Starfire" is a 64-bit 10/100 PCI ethernet
50 * controller designed with flexibility and reducing CPU load in mind.
51 * The Starfire offers high and low priority buffer queues, a
52 * producer/consumer index mechanism and several different buffer
53 * queue and completion queue descriptor types. Any one of a number
54 * of different driver designs can be used, depending on system and
55 * OS requirements. This driver makes use of type0 transmit frame
56 * descriptors (since BSD fragments packets across an mbuf chain)
57 * and two RX buffer queues prioritized on size (one queue for small
58 * frames that will fit into a single mbuf, another with full size
59 * mbuf clusters for everything else). The producer/consumer indexes
60 * and completion queues are also used.
62 * One downside to the Starfire has to do with alignment: buffer
63 * queues must be aligned on 256-byte boundaries, and receive buffers
64 * must be aligned on longword boundaries. The receive buffer alignment
65 * causes problems on the Alpha platform, where the packet payload
66 * should be longword aligned. There is no simple way around this.
68 * For receive filtering, the Starfire offers 16 perfect filter slots
69 * and a 512-bit hash table.
71 * The Starfire has no internal transceiver, relying instead on an
72 * external MII-based transceiver. Accessing registers on external
73 * PHYs is done through a special register map rather than with the
74 * usual bitbang MDIO method.
76 * Acesssing the registers on the Starfire is a little tricky. The
77 * Starfire has a 512K internal register space. When programmed for
78 * PCI memory mapped mode, the entire register space can be accessed
79 * directly. However in I/O space mode, only 256 bytes are directly
80 * mapped into PCI I/O space. The other registers can be accessed
81 * indirectly using the SF_INDIRECTIO_ADDR and SF_INDIRECTIO_DATA
82 * registers inside the 256-byte I/O window.
85 #include <sys/param.h>
86 #include <sys/systm.h>
87 #include <sys/sockio.h>
89 #include <sys/malloc.h>
90 #include <sys/kernel.h>
91 #include <sys/socket.h>
94 #include <net/if_arp.h>
95 #include <net/ethernet.h>
96 #include <net/if_dl.h>
97 #include <net/if_media.h>
101 #include <vm/vm.h> /* for vtophys */
102 #include <vm/pmap.h> /* for vtophys */
103 #include <machine/clock.h> /* for DELAY */
104 #include <machine/bus_pio.h>
105 #include <machine/bus_memio.h>
106 #include <machine/bus.h>
107 #include <machine/resource.h>
109 #include <sys/rman.h>
111 #include "../mii_layer/mii.h"
112 #include "../mii_layer/miivar.h"
114 /* "controller miibus0" required. See GENERIC if you get errors here. */
115 #include "miibus_if.h"
117 #include <bus/pci/pcireg.h>
118 #include <bus/pci/pcivar.h>
120 #define SF_USEIOSPACE
122 #include "if_sfreg.h"
124 static struct sf_type sf_devs[] = {
125 { AD_VENDORID, AD_DEVICEID_STARFIRE,
126 "Adaptec AIC-6915 10/100BaseTX" },
130 static int sf_probe (device_t);
131 static int sf_attach (device_t);
132 static int sf_detach (device_t);
133 static void sf_intr (void *);
134 static void sf_stats_update (void *);
135 static void sf_rxeof (struct sf_softc *);
136 static void sf_txeof (struct sf_softc *);
137 static int sf_encap (struct sf_softc *,
138 struct sf_tx_bufdesc_type0 *,
140 static void sf_start (struct ifnet *);
141 static int sf_ioctl (struct ifnet *, u_long, caddr_t,
143 static void sf_init (void *);
144 static void sf_stop (struct sf_softc *);
145 static void sf_watchdog (struct ifnet *);
146 static void sf_shutdown (device_t);
147 static int sf_ifmedia_upd (struct ifnet *);
148 static void sf_ifmedia_sts (struct ifnet *, struct ifmediareq *);
149 static void sf_reset (struct sf_softc *);
150 static int sf_init_rx_ring (struct sf_softc *);
151 static void sf_init_tx_ring (struct sf_softc *);
152 static int sf_newbuf (struct sf_softc *,
153 struct sf_rx_bufdesc_type0 *,
155 static void sf_setmulti (struct sf_softc *);
156 static int sf_setperf (struct sf_softc *, int, caddr_t);
157 static int sf_sethash (struct sf_softc *, caddr_t, int);
159 static int sf_setvlan (struct sf_softc *, int, u_int32_t);
162 static u_int8_t sf_read_eeprom (struct sf_softc *, int);
163 static u_int32_t sf_calchash (caddr_t);
165 static int sf_miibus_readreg (device_t, int, int);
166 static int sf_miibus_writereg (device_t, int, int, int);
167 static void sf_miibus_statchg (device_t);
169 static u_int32_t csr_read_4 (struct sf_softc *, int);
170 static void csr_write_4 (struct sf_softc *, int, u_int32_t);
171 static void sf_txthresh_adjust (struct sf_softc *);
174 #define SF_RES SYS_RES_IOPORT
175 #define SF_RID SF_PCI_LOIO
177 #define SF_RES SYS_RES_MEMORY
178 #define SF_RID SF_PCI_LOMEM
181 static device_method_t sf_methods[] = {
182 /* Device interface */
183 DEVMETHOD(device_probe, sf_probe),
184 DEVMETHOD(device_attach, sf_attach),
185 DEVMETHOD(device_detach, sf_detach),
186 DEVMETHOD(device_shutdown, sf_shutdown),
189 DEVMETHOD(bus_print_child, bus_generic_print_child),
190 DEVMETHOD(bus_driver_added, bus_generic_driver_added),
193 DEVMETHOD(miibus_readreg, sf_miibus_readreg),
194 DEVMETHOD(miibus_writereg, sf_miibus_writereg),
195 DEVMETHOD(miibus_statchg, sf_miibus_statchg),
200 static driver_t sf_driver = {
203 sizeof(struct sf_softc),
206 static devclass_t sf_devclass;
208 DECLARE_DUMMY_MODULE(if_sf);
209 DRIVER_MODULE(if_sf, pci, sf_driver, sf_devclass, 0, 0);
210 DRIVER_MODULE(miibus, sf, miibus_driver, miibus_devclass, 0, 0);
212 #define SF_SETBIT(sc, reg, x) \
213 csr_write_4(sc, reg, csr_read_4(sc, reg) | x)
215 #define SF_CLRBIT(sc, reg, x) \
216 csr_write_4(sc, reg, csr_read_4(sc, reg) & ~x)
218 static u_int32_t csr_read_4(sc, reg)
225 CSR_WRITE_4(sc, SF_INDIRECTIO_ADDR, reg + SF_RMAP_INTREG_BASE);
226 val = CSR_READ_4(sc, SF_INDIRECTIO_DATA);
228 val = CSR_READ_4(sc, (reg + SF_RMAP_INTREG_BASE));
234 static u_int8_t sf_read_eeprom(sc, reg)
240 val = (csr_read_4(sc, SF_EEADDR_BASE +
241 (reg & 0xFFFFFFFC)) >> (8 * (reg & 3))) & 0xFF;
246 static void csr_write_4(sc, reg, val)
252 CSR_WRITE_4(sc, SF_INDIRECTIO_ADDR, reg + SF_RMAP_INTREG_BASE);
253 CSR_WRITE_4(sc, SF_INDIRECTIO_DATA, val);
255 CSR_WRITE_4(sc, (reg + SF_RMAP_INTREG_BASE), val);
260 static u_int32_t sf_calchash(addr)
263 u_int32_t crc, carry;
267 /* Compute CRC for the address value. */
268 crc = 0xFFFFFFFF; /* initial value */
270 for (i = 0; i < 6; i++) {
272 for (j = 0; j < 8; j++) {
273 carry = ((crc & 0x80000000) ? 1 : 0) ^ (c & 0x01);
277 crc = (crc ^ 0x04c11db6) | carry;
281 /* return the filter bit position */
282 return(crc >> 23 & 0x1FF);
286 * Copy the address 'mac' into the perfect RX filter entry at
287 * offset 'idx.' The perfect filter only has 16 entries so do
290 static int sf_setperf(sc, idx, mac)
297 if (idx < 0 || idx > SF_RXFILT_PERFECT_CNT)
303 p = (u_int16_t *)mac;
305 csr_write_4(sc, SF_RXFILT_PERFECT_BASE +
306 (idx * SF_RXFILT_PERFECT_SKIP), htons(p[2]));
307 csr_write_4(sc, SF_RXFILT_PERFECT_BASE +
308 (idx * SF_RXFILT_PERFECT_SKIP) + 4, htons(p[1]));
309 csr_write_4(sc, SF_RXFILT_PERFECT_BASE +
310 (idx * SF_RXFILT_PERFECT_SKIP) + 8, htons(p[0]));
316 * Set the bit in the 512-bit hash table that corresponds to the
317 * specified mac address 'mac.' If 'prio' is nonzero, update the
318 * priority hash table instead of the filter hash table.
320 static int sf_sethash(sc, mac, prio)
330 h = sf_calchash(mac);
333 SF_SETBIT(sc, SF_RXFILT_HASH_BASE + SF_RXFILT_HASH_PRIOOFF +
334 (SF_RXFILT_HASH_SKIP * (h >> 4)), (1 << (h & 0xF)));
336 SF_SETBIT(sc, SF_RXFILT_HASH_BASE + SF_RXFILT_HASH_ADDROFF +
337 (SF_RXFILT_HASH_SKIP * (h >> 4)), (1 << (h & 0xF)));
345 * Set a VLAN tag in the receive filter.
347 static int sf_setvlan(sc, idx, vlan)
352 if (idx < 0 || idx >> SF_RXFILT_HASH_CNT)
355 csr_write_4(sc, SF_RXFILT_HASH_BASE +
356 (idx * SF_RXFILT_HASH_SKIP) + SF_RXFILT_HASH_VLANOFF, vlan);
362 static int sf_miibus_readreg(dev, phy, reg)
370 sc = device_get_softc(dev);
372 for (i = 0; i < SF_TIMEOUT; i++) {
373 val = csr_read_4(sc, SF_PHY_REG(phy, reg));
374 if (val & SF_MII_DATAVALID)
381 if ((val & 0x0000FFFF) == 0xFFFF)
384 return(val & 0x0000FFFF);
387 static int sf_miibus_writereg(dev, phy, reg, val)
395 sc = device_get_softc(dev);
397 csr_write_4(sc, SF_PHY_REG(phy, reg), val);
399 for (i = 0; i < SF_TIMEOUT; i++) {
400 busy = csr_read_4(sc, SF_PHY_REG(phy, reg));
401 if (!(busy & SF_MII_BUSY))
408 static void sf_miibus_statchg(dev)
412 struct mii_data *mii;
414 sc = device_get_softc(dev);
415 mii = device_get_softc(sc->sf_miibus);
417 if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX) {
418 SF_SETBIT(sc, SF_MACCFG_1, SF_MACCFG1_FULLDUPLEX);
419 csr_write_4(sc, SF_BKTOBKIPG, SF_IPGT_FDX);
421 SF_CLRBIT(sc, SF_MACCFG_1, SF_MACCFG1_FULLDUPLEX);
422 csr_write_4(sc, SF_BKTOBKIPG, SF_IPGT_HDX);
428 static void sf_setmulti(sc)
433 struct ifmultiaddr *ifma;
434 u_int8_t dummy[] = { 0, 0, 0, 0, 0, 0 };
436 ifp = &sc->arpcom.ac_if;
438 /* First zot all the existing filters. */
439 for (i = 1; i < SF_RXFILT_PERFECT_CNT; i++)
440 sf_setperf(sc, i, (char *)&dummy);
441 for (i = SF_RXFILT_HASH_BASE;
442 i < (SF_RXFILT_HASH_MAX + 1); i += 4)
443 csr_write_4(sc, i, 0);
444 SF_CLRBIT(sc, SF_RXFILT, SF_RXFILT_ALLMULTI);
446 /* Now program new ones. */
447 if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
448 SF_SETBIT(sc, SF_RXFILT, SF_RXFILT_ALLMULTI);
451 /* First find the tail of the list. */
452 for (ifma = ifp->if_multiaddrs.lh_first; ifma != NULL;
453 ifma = ifma->ifma_link.le_next) {
454 if (ifma->ifma_link.le_next == NULL)
457 /* Now traverse the list backwards. */
458 for (; ifma != NULL && ifma != (void *)&ifp->if_multiaddrs;
459 ifma = (struct ifmultiaddr *)ifma->ifma_link.le_prev) {
460 if (ifma->ifma_addr->sa_family != AF_LINK)
463 * Program the first 15 multicast groups
464 * into the perfect filter. For all others,
465 * use the hash table.
467 if (i < SF_RXFILT_PERFECT_CNT) {
469 LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
475 LLADDR((struct sockaddr_dl *)ifma->ifma_addr), 0);
485 static int sf_ifmedia_upd(ifp)
489 struct mii_data *mii;
492 mii = device_get_softc(sc->sf_miibus);
494 if (mii->mii_instance) {
495 struct mii_softc *miisc;
496 for (miisc = LIST_FIRST(&mii->mii_phys); miisc != NULL;
497 miisc = LIST_NEXT(miisc, mii_list))
498 mii_phy_reset(miisc);
506 * Report current media status.
508 static void sf_ifmedia_sts(ifp, ifmr)
510 struct ifmediareq *ifmr;
513 struct mii_data *mii;
516 mii = device_get_softc(sc->sf_miibus);
519 ifmr->ifm_active = mii->mii_media_active;
520 ifmr->ifm_status = mii->mii_media_status;
525 static int sf_ioctl(ifp, command, data, cr)
531 struct sf_softc *sc = ifp->if_softc;
532 struct ifreq *ifr = (struct ifreq *) data;
533 struct mii_data *mii;
542 error = ether_ioctl(ifp, command, data);
545 if (ifp->if_flags & IFF_UP) {
546 if (ifp->if_flags & IFF_RUNNING &&
547 ifp->if_flags & IFF_PROMISC &&
548 !(sc->sf_if_flags & IFF_PROMISC)) {
549 SF_SETBIT(sc, SF_RXFILT, SF_RXFILT_PROMISC);
550 } else if (ifp->if_flags & IFF_RUNNING &&
551 !(ifp->if_flags & IFF_PROMISC) &&
552 sc->sf_if_flags & IFF_PROMISC) {
553 SF_CLRBIT(sc, SF_RXFILT, SF_RXFILT_PROMISC);
554 } else if (!(ifp->if_flags & IFF_RUNNING))
557 if (ifp->if_flags & IFF_RUNNING)
560 sc->sf_if_flags = ifp->if_flags;
570 mii = device_get_softc(sc->sf_miibus);
571 error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
583 static void sf_reset(sc)
588 csr_write_4(sc, SF_GEN_ETH_CTL, 0);
589 SF_SETBIT(sc, SF_MACCFG_1, SF_MACCFG1_SOFTRESET);
591 SF_CLRBIT(sc, SF_MACCFG_1, SF_MACCFG1_SOFTRESET);
593 SF_SETBIT(sc, SF_PCI_DEVCFG, SF_PCIDEVCFG_RESET);
595 for (i = 0; i < SF_TIMEOUT; i++) {
597 if (!(csr_read_4(sc, SF_PCI_DEVCFG) & SF_PCIDEVCFG_RESET))
602 printf("sf%d: reset never completed!\n", sc->sf_unit);
604 /* Wait a little while for the chip to get its brains in order. */
610 * Probe for an Adaptec AIC-6915 chip. Check the PCI vendor and device
611 * IDs against our list and return a device name if we find a match.
612 * We also check the subsystem ID so that we can identify exactly which
613 * NIC has been found, if possible.
615 static int sf_probe(dev)
622 while(t->sf_name != NULL) {
623 if ((pci_get_vendor(dev) == t->sf_vid) &&
624 (pci_get_device(dev) == t->sf_did)) {
625 switch((pci_read_config(dev,
626 SF_PCI_SUBVEN_ID, 4) >> 16) & 0xFFFF) {
627 case AD_SUBSYSID_62011_REV0:
628 case AD_SUBSYSID_62011_REV1:
630 "Adaptec ANA-62011 10/100BaseTX");
633 case AD_SUBSYSID_62022:
635 "Adaptec ANA-62022 10/100BaseTX");
638 case AD_SUBSYSID_62044_REV0:
639 case AD_SUBSYSID_62044_REV1:
641 "Adaptec ANA-62044 10/100BaseTX");
644 case AD_SUBSYSID_62020:
646 "Adaptec ANA-62020 10/100BaseFX");
649 case AD_SUBSYSID_69011:
651 "Adaptec ANA-69011 10/100BaseTX");
655 device_set_desc(dev, t->sf_name);
667 * Attach the interface. Allocate softc structures, do ifmedia
668 * setup and ethernet/BPF attach.
670 static int sf_attach(dev)
677 int unit, rid, error = 0;
681 sc = device_get_softc(dev);
682 unit = device_get_unit(dev);
683 bzero(sc, sizeof(struct sf_softc));
686 * Handle power management nonsense.
688 command = pci_read_config(dev, SF_PCI_CAPID, 4) & 0x000000FF;
689 if (command == 0x01) {
691 command = pci_read_config(dev, SF_PCI_PWRMGMTCTRL, 4);
692 if (command & SF_PSTATE_MASK) {
693 u_int32_t iobase, membase, irq;
695 /* Save important PCI config data. */
696 iobase = pci_read_config(dev, SF_PCI_LOIO, 4);
697 membase = pci_read_config(dev, SF_PCI_LOMEM, 4);
698 irq = pci_read_config(dev, SF_PCI_INTLINE, 4);
700 /* Reset the power state. */
701 printf("sf%d: chip is in D%d power mode "
702 "-- setting to D0\n", unit, command & SF_PSTATE_MASK);
703 command &= 0xFFFFFFFC;
704 pci_write_config(dev, SF_PCI_PWRMGMTCTRL, command, 4);
706 /* Restore PCI config data. */
707 pci_write_config(dev, SF_PCI_LOIO, iobase, 4);
708 pci_write_config(dev, SF_PCI_LOMEM, membase, 4);
709 pci_write_config(dev, SF_PCI_INTLINE, irq, 4);
714 * Map control/status registers.
716 command = pci_read_config(dev, PCIR_COMMAND, 4);
717 command |= (PCIM_CMD_PORTEN|PCIM_CMD_MEMEN|PCIM_CMD_BUSMASTEREN);
718 pci_write_config(dev, PCIR_COMMAND, command, 4);
719 command = pci_read_config(dev, PCIR_COMMAND, 4);
722 if (!(command & PCIM_CMD_PORTEN)) {
723 printf("sf%d: failed to enable I/O ports!\n", unit);
728 if (!(command & PCIM_CMD_MEMEN)) {
729 printf("sf%d: failed to enable memory mapping!\n", unit);
736 sc->sf_res = bus_alloc_resource(dev, SF_RES, &rid,
737 0, ~0, 1, RF_ACTIVE);
739 if (sc->sf_res == NULL) {
740 printf ("sf%d: couldn't map ports\n", unit);
745 sc->sf_btag = rman_get_bustag(sc->sf_res);
746 sc->sf_bhandle = rman_get_bushandle(sc->sf_res);
748 /* Allocate interrupt */
750 sc->sf_irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid, 0, ~0, 1,
751 RF_SHAREABLE | RF_ACTIVE);
753 if (sc->sf_irq == NULL) {
754 printf("sf%d: couldn't map interrupt\n", unit);
755 bus_release_resource(dev, SF_RES, SF_RID, sc->sf_res);
760 error = bus_setup_intr(dev, sc->sf_irq, INTR_TYPE_NET,
761 sf_intr, sc, &sc->sf_intrhand);
764 bus_release_resource(dev, SYS_RES_IRQ, 0, sc->sf_res);
765 bus_release_resource(dev, SF_RES, SF_RID, sc->sf_res);
766 printf("sf%d: couldn't set up irq\n", unit);
770 callout_init(&sc->sf_stat_timer);
772 /* Reset the adapter. */
776 * Get station address from the EEPROM.
778 for (i = 0; i < ETHER_ADDR_LEN; i++)
779 sc->arpcom.ac_enaddr[i] =
780 sf_read_eeprom(sc, SF_EE_NODEADDR + ETHER_ADDR_LEN - i);
784 /* Allocate the descriptor queues. */
785 sc->sf_ldata = contigmalloc(sizeof(struct sf_list_data), M_DEVBUF,
786 M_NOWAIT, 0, 0xffffffff, PAGE_SIZE, 0);
788 if (sc->sf_ldata == NULL) {
789 printf("sf%d: no memory for list buffers!\n", unit);
790 bus_teardown_intr(dev, sc->sf_irq, sc->sf_intrhand);
791 bus_release_resource(dev, SYS_RES_IRQ, 0, sc->sf_irq);
792 bus_release_resource(dev, SF_RES, SF_RID, sc->sf_res);
797 bzero(sc->sf_ldata, sizeof(struct sf_list_data));
800 if (mii_phy_probe(dev, &sc->sf_miibus,
801 sf_ifmedia_upd, sf_ifmedia_sts)) {
802 printf("sf%d: MII without any phy!\n", sc->sf_unit);
803 contigfree(sc->sf_ldata,sizeof(struct sf_list_data),M_DEVBUF);
804 bus_teardown_intr(dev, sc->sf_irq, sc->sf_intrhand);
805 bus_release_resource(dev, SYS_RES_IRQ, 0, sc->sf_irq);
806 bus_release_resource(dev, SF_RES, SF_RID, sc->sf_res);
811 ifp = &sc->arpcom.ac_if;
813 if_initname(ifp, "sf", unit);
814 ifp->if_mtu = ETHERMTU;
815 ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
816 ifp->if_ioctl = sf_ioctl;
817 ifp->if_start = sf_start;
818 ifp->if_watchdog = sf_watchdog;
819 ifp->if_init = sf_init;
820 ifp->if_baudrate = 10000000;
821 ifp->if_snd.ifq_maxlen = SF_TX_DLIST_CNT - 1;
824 * Call MI attach routine.
826 ether_ifattach(ifp, sc->arpcom.ac_enaddr);
833 static int sf_detach(dev)
842 sc = device_get_softc(dev);
843 ifp = &sc->arpcom.ac_if;
848 bus_generic_detach(dev);
849 device_delete_child(dev, sc->sf_miibus);
851 bus_teardown_intr(dev, sc->sf_irq, sc->sf_intrhand);
852 bus_release_resource(dev, SYS_RES_IRQ, 0, sc->sf_irq);
853 bus_release_resource(dev, SF_RES, SF_RID, sc->sf_res);
855 contigfree(sc->sf_ldata, sizeof(struct sf_list_data), M_DEVBUF);
862 static int sf_init_rx_ring(sc)
865 struct sf_list_data *ld;
870 bzero((char *)ld->sf_rx_dlist_big,
871 sizeof(struct sf_rx_bufdesc_type0) * SF_RX_DLIST_CNT);
872 bzero((char *)ld->sf_rx_clist,
873 sizeof(struct sf_rx_cmpdesc_type3) * SF_RX_CLIST_CNT);
875 for (i = 0; i < SF_RX_DLIST_CNT; i++) {
876 if (sf_newbuf(sc, &ld->sf_rx_dlist_big[i], NULL) == ENOBUFS)
883 static void sf_init_tx_ring(sc)
886 struct sf_list_data *ld;
891 bzero((char *)ld->sf_tx_dlist,
892 sizeof(struct sf_tx_bufdesc_type0) * SF_TX_DLIST_CNT);
893 bzero((char *)ld->sf_tx_clist,
894 sizeof(struct sf_tx_cmpdesc_type0) * SF_TX_CLIST_CNT);
896 for (i = 0; i < SF_TX_DLIST_CNT; i++)
897 ld->sf_tx_dlist[i].sf_id = SF_TX_BUFDESC_ID;
898 for (i = 0; i < SF_TX_CLIST_CNT; i++)
899 ld->sf_tx_clist[i].sf_type = SF_TXCMPTYPE_TX;
901 ld->sf_tx_dlist[SF_TX_DLIST_CNT - 1].sf_end = 1;
907 static int sf_newbuf(sc, c, m)
909 struct sf_rx_bufdesc_type0 *c;
912 struct mbuf *m_new = NULL;
915 MGETHDR(m_new, MB_DONTWAIT, MT_DATA);
919 MCLGET(m_new, MB_DONTWAIT);
920 if (!(m_new->m_flags & M_EXT)) {
924 m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
927 m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
928 m_new->m_data = m_new->m_ext.ext_buf;
931 m_adj(m_new, sizeof(u_int64_t));
934 c->sf_addrlo = SF_RX_HOSTADDR(vtophys(mtod(m_new, caddr_t)));
941 * The starfire is programmed to use 'normal' mode for packet reception,
942 * which means we use the consumer/producer model for both the buffer
943 * descriptor queue and the completion descriptor queue. The only problem
944 * with this is that it involves a lot of register accesses: we have to
945 * read the RX completion consumer and producer indexes and the RX buffer
946 * producer index, plus the RX completion consumer and RX buffer producer
947 * indexes have to be updated. It would have been easier if Adaptec had
948 * put each index in a separate register, especially given that the damn
949 * NIC has a 512K register space.
951 * In spite of all the lovely features that Adaptec crammed into the 6915,
952 * it is marred by one truly stupid design flaw, which is that receive
953 * buffer addresses must be aligned on a longword boundary. This forces
954 * the packet payload to be unaligned, which is suboptimal on the x86 and
955 * completely unuseable on the Alpha. Our only recourse is to copy received
956 * packets into properly aligned buffers before handing them off.
959 static void sf_rxeof(sc)
964 struct sf_rx_bufdesc_type0 *desc;
965 struct sf_rx_cmpdesc_type3 *cur_rx;
966 u_int32_t rxcons, rxprod;
967 int cmpprodidx, cmpconsidx, bufprodidx;
969 ifp = &sc->arpcom.ac_if;
971 rxcons = csr_read_4(sc, SF_CQ_CONSIDX);
972 rxprod = csr_read_4(sc, SF_RXDQ_PTR_Q1);
973 cmpprodidx = SF_IDX_LO(csr_read_4(sc, SF_CQ_PRODIDX));
974 cmpconsidx = SF_IDX_LO(rxcons);
975 bufprodidx = SF_IDX_LO(rxprod);
977 while (cmpconsidx != cmpprodidx) {
980 cur_rx = &sc->sf_ldata->sf_rx_clist[cmpconsidx];
981 desc = &sc->sf_ldata->sf_rx_dlist_big[cur_rx->sf_endidx];
983 SF_INC(cmpconsidx, SF_RX_CLIST_CNT);
984 SF_INC(bufprodidx, SF_RX_DLIST_CNT);
986 if (!(cur_rx->sf_status1 & SF_RXSTAT1_OK)) {
988 sf_newbuf(sc, desc, m);
992 m0 = m_devget(mtod(m, char *) - ETHER_ALIGN,
993 cur_rx->sf_len + ETHER_ALIGN, 0, ifp, NULL);
994 sf_newbuf(sc, desc, m);
999 m_adj(m0, ETHER_ALIGN);
1004 (*ifp->if_input)(ifp, m);
1007 csr_write_4(sc, SF_CQ_CONSIDX,
1008 (rxcons & ~SF_CQ_CONSIDX_RXQ1) | cmpconsidx);
1009 csr_write_4(sc, SF_RXDQ_PTR_Q1,
1010 (rxprod & ~SF_RXDQ_PRODIDX) | bufprodidx);
1016 * Read the transmit status from the completion queue and release
1017 * mbufs. Note that the buffer descriptor index in the completion
1018 * descriptor is an offset from the start of the transmit buffer
1019 * descriptor list in bytes. This is important because the manual
1020 * gives the impression that it should match the producer/consumer
1021 * index, which is the offset in 8 byte blocks.
1023 static void sf_txeof(sc)
1024 struct sf_softc *sc;
1026 int txcons, cmpprodidx, cmpconsidx;
1027 struct sf_tx_cmpdesc_type1 *cur_cmp;
1028 struct sf_tx_bufdesc_type0 *cur_tx;
1031 ifp = &sc->arpcom.ac_if;
1033 txcons = csr_read_4(sc, SF_CQ_CONSIDX);
1034 cmpprodidx = SF_IDX_HI(csr_read_4(sc, SF_CQ_PRODIDX));
1035 cmpconsidx = SF_IDX_HI(txcons);
1037 while (cmpconsidx != cmpprodidx) {
1038 cur_cmp = &sc->sf_ldata->sf_tx_clist[cmpconsidx];
1039 cur_tx = &sc->sf_ldata->sf_tx_dlist[cur_cmp->sf_index >> 7];
1041 if (cur_cmp->sf_txstat & SF_TXSTAT_TX_OK)
1044 if (cur_cmp->sf_txstat & SF_TXSTAT_TX_UNDERRUN)
1045 sf_txthresh_adjust(sc);
1050 if (cur_tx->sf_mbuf != NULL) {
1051 m_freem(cur_tx->sf_mbuf);
1052 cur_tx->sf_mbuf = NULL;
1055 SF_INC(cmpconsidx, SF_TX_CLIST_CNT);
1059 ifp->if_flags &= ~IFF_OACTIVE;
1061 csr_write_4(sc, SF_CQ_CONSIDX,
1062 (txcons & ~SF_CQ_CONSIDX_TXQ) |
1063 ((cmpconsidx << 16) & 0xFFFF0000));
1068 static void sf_txthresh_adjust(sc)
1069 struct sf_softc *sc;
1074 txfctl = csr_read_4(sc, SF_TX_FRAMCTL);
1075 txthresh = txfctl & SF_TXFRMCTL_TXTHRESH;
1076 if (txthresh < 0xFF) {
1078 txfctl &= ~SF_TXFRMCTL_TXTHRESH;
1081 printf("sf%d: tx underrun, increasing "
1082 "tx threshold to %d bytes\n",
1083 sc->sf_unit, txthresh * 4);
1085 csr_write_4(sc, SF_TX_FRAMCTL, txfctl);
1091 static void sf_intr(arg)
1094 struct sf_softc *sc;
1099 ifp = &sc->arpcom.ac_if;
1101 if (!(csr_read_4(sc, SF_ISR_SHADOW) & SF_ISR_PCIINT_ASSERTED))
1104 /* Disable interrupts. */
1105 csr_write_4(sc, SF_IMR, 0x00000000);
1108 status = csr_read_4(sc, SF_ISR);
1110 csr_write_4(sc, SF_ISR, status);
1112 if (!(status & SF_INTRS))
1115 if (status & SF_ISR_RXDQ1_DMADONE)
1118 if (status & SF_ISR_TX_TXDONE ||
1119 status & SF_ISR_TX_DMADONE ||
1120 status & SF_ISR_TX_QUEUEDONE)
1123 if (status & SF_ISR_TX_LOFIFO)
1124 sf_txthresh_adjust(sc);
1126 if (status & SF_ISR_ABNORMALINTR) {
1127 if (status & SF_ISR_STATSOFLOW) {
1128 callout_stop(&sc->sf_stat_timer);
1129 sf_stats_update(sc);
1135 /* Re-enable interrupts. */
1136 csr_write_4(sc, SF_IMR, SF_INTRS);
1138 if (ifp->if_snd.ifq_head != NULL)
1144 static void sf_init(xsc)
1147 struct sf_softc *sc;
1149 struct mii_data *mii;
1155 ifp = &sc->arpcom.ac_if;
1156 mii = device_get_softc(sc->sf_miibus);
1161 /* Init all the receive filter registers */
1162 for (i = SF_RXFILT_PERFECT_BASE;
1163 i < (SF_RXFILT_HASH_MAX + 1); i += 4)
1164 csr_write_4(sc, i, 0);
1166 /* Empty stats counter registers. */
1167 for (i = 0; i < sizeof(struct sf_stats)/sizeof(u_int32_t); i++)
1168 csr_write_4(sc, SF_STATS_BASE +
1169 (i + sizeof(u_int32_t)), 0);
1171 /* Init our MAC address */
1172 csr_write_4(sc, SF_PAR0, *(u_int32_t *)(&sc->arpcom.ac_enaddr[0]));
1173 csr_write_4(sc, SF_PAR1, *(u_int32_t *)(&sc->arpcom.ac_enaddr[4]));
1174 sf_setperf(sc, 0, (caddr_t)&sc->arpcom.ac_enaddr);
1176 if (sf_init_rx_ring(sc) == ENOBUFS) {
1177 printf("sf%d: initialization failed: no "
1178 "memory for rx buffers\n", sc->sf_unit);
1183 sf_init_tx_ring(sc);
1185 csr_write_4(sc, SF_RXFILT, SF_PERFMODE_NORMAL|SF_HASHMODE_WITHVLAN);
1187 /* If we want promiscuous mode, set the allframes bit. */
1188 if (ifp->if_flags & IFF_PROMISC) {
1189 SF_SETBIT(sc, SF_RXFILT, SF_RXFILT_PROMISC);
1191 SF_CLRBIT(sc, SF_RXFILT, SF_RXFILT_PROMISC);
1194 if (ifp->if_flags & IFF_BROADCAST) {
1195 SF_SETBIT(sc, SF_RXFILT, SF_RXFILT_BROAD);
1197 SF_CLRBIT(sc, SF_RXFILT, SF_RXFILT_BROAD);
1201 * Load the multicast filter.
1205 /* Init the completion queue indexes */
1206 csr_write_4(sc, SF_CQ_CONSIDX, 0);
1207 csr_write_4(sc, SF_CQ_PRODIDX, 0);
1209 /* Init the RX completion queue */
1210 csr_write_4(sc, SF_RXCQ_CTL_1,
1211 vtophys(sc->sf_ldata->sf_rx_clist) & SF_RXCQ_ADDR);
1212 SF_SETBIT(sc, SF_RXCQ_CTL_1, SF_RXCQTYPE_3);
1214 /* Init RX DMA control. */
1215 SF_SETBIT(sc, SF_RXDMA_CTL, SF_RXDMA_REPORTBADPKTS);
1217 /* Init the RX buffer descriptor queue. */
1218 csr_write_4(sc, SF_RXDQ_ADDR_Q1,
1219 vtophys(sc->sf_ldata->sf_rx_dlist_big));
1220 csr_write_4(sc, SF_RXDQ_CTL_1, (MCLBYTES << 16) | SF_DESCSPACE_16BYTES);
1221 csr_write_4(sc, SF_RXDQ_PTR_Q1, SF_RX_DLIST_CNT - 1);
1223 /* Init the TX completion queue */
1224 csr_write_4(sc, SF_TXCQ_CTL,
1225 vtophys(sc->sf_ldata->sf_tx_clist) & SF_RXCQ_ADDR);
1227 /* Init the TX buffer descriptor queue. */
1228 csr_write_4(sc, SF_TXDQ_ADDR_HIPRIO,
1229 vtophys(sc->sf_ldata->sf_tx_dlist));
1230 SF_SETBIT(sc, SF_TX_FRAMCTL, SF_TXFRMCTL_CPLAFTERTX);
1231 csr_write_4(sc, SF_TXDQ_CTL,
1232 SF_TXBUFDESC_TYPE0|SF_TXMINSPACE_128BYTES|SF_TXSKIPLEN_8BYTES);
1233 SF_SETBIT(sc, SF_TXDQ_CTL, SF_TXDQCTL_NODMACMP);
1235 /* Enable autopadding of short TX frames. */
1236 SF_SETBIT(sc, SF_MACCFG_1, SF_MACCFG1_AUTOPAD);
1238 /* Enable interrupts. */
1239 csr_write_4(sc, SF_IMR, SF_INTRS);
1240 SF_SETBIT(sc, SF_PCI_DEVCFG, SF_PCIDEVCFG_INTR_ENB);
1242 /* Enable the RX and TX engines. */
1243 SF_SETBIT(sc, SF_GEN_ETH_CTL, SF_ETHCTL_RX_ENB|SF_ETHCTL_RXDMA_ENB);
1244 SF_SETBIT(sc, SF_GEN_ETH_CTL, SF_ETHCTL_TX_ENB|SF_ETHCTL_TXDMA_ENB);
1246 /*mii_mediachg(mii);*/
1247 sf_ifmedia_upd(ifp);
1249 ifp->if_flags |= IFF_RUNNING;
1250 ifp->if_flags &= ~IFF_OACTIVE;
1252 callout_reset(&sc->sf_stat_timer, hz, sf_stats_update, sc);
1259 static int sf_encap(sc, c, m_head)
1260 struct sf_softc *sc;
1261 struct sf_tx_bufdesc_type0 *c;
1262 struct mbuf *m_head;
1265 struct sf_frag *f = NULL;
1270 for (m = m_head, frag = 0; m != NULL; m = m->m_next) {
1271 if (m->m_len != 0) {
1272 if (frag == SF_MAXFRAGS)
1274 f = &c->sf_frags[frag];
1276 f->sf_pktlen = m_head->m_pkthdr.len;
1277 f->sf_fraglen = m->m_len;
1278 f->sf_addr = vtophys(mtod(m, vm_offset_t));
1284 struct mbuf *m_new = NULL;
1286 MGETHDR(m_new, MB_DONTWAIT, MT_DATA);
1287 if (m_new == NULL) {
1288 printf("sf%d: no memory for tx list", sc->sf_unit);
1292 if (m_head->m_pkthdr.len > MHLEN) {
1293 MCLGET(m_new, MB_DONTWAIT);
1294 if (!(m_new->m_flags & M_EXT)) {
1296 printf("sf%d: no memory for tx list",
1301 m_copydata(m_head, 0, m_head->m_pkthdr.len,
1302 mtod(m_new, caddr_t));
1303 m_new->m_pkthdr.len = m_new->m_len = m_head->m_pkthdr.len;
1306 f = &c->sf_frags[0];
1307 f->sf_fraglen = f->sf_pktlen = m_head->m_pkthdr.len;
1308 f->sf_addr = vtophys(mtod(m_head, caddr_t));
1312 c->sf_mbuf = m_head;
1313 c->sf_id = SF_TX_BUFDESC_ID;
1314 c->sf_fragcnt = frag;
1322 static void sf_start(ifp)
1325 struct sf_softc *sc;
1326 struct sf_tx_bufdesc_type0 *cur_tx = NULL;
1327 struct mbuf *m_head = NULL;
1332 if (!sc->sf_link && ifp->if_snd.ifq_len < 10)
1335 if (ifp->if_flags & IFF_OACTIVE)
1338 txprod = csr_read_4(sc, SF_TXDQ_PRODIDX);
1339 i = SF_IDX_HI(txprod) >> 4;
1341 if (sc->sf_ldata->sf_tx_dlist[i].sf_mbuf != NULL) {
1342 printf("sf%d: TX ring full, resetting\n", sc->sf_unit);
1344 txprod = csr_read_4(sc, SF_TXDQ_PRODIDX);
1345 i = SF_IDX_HI(txprod) >> 4;
1348 while(sc->sf_ldata->sf_tx_dlist[i].sf_mbuf == NULL) {
1349 if (sc->sf_tx_cnt >= (SF_TX_DLIST_CNT - 5)) {
1350 ifp->if_flags |= IFF_OACTIVE;
1354 IF_DEQUEUE(&ifp->if_snd, m_head);
1358 cur_tx = &sc->sf_ldata->sf_tx_dlist[i];
1359 if (sf_encap(sc, cur_tx, m_head)) {
1360 IF_PREPEND(&ifp->if_snd, m_head);
1361 ifp->if_flags |= IFF_OACTIVE;
1368 * If there's a BPF listener, bounce a copy of this frame
1372 bpf_mtap(ifp, m_head);
1374 SF_INC(i, SF_TX_DLIST_CNT);
1377 * Don't get the TX DMA queue get too full.
1379 if (sc->sf_tx_cnt > 64)
1387 csr_write_4(sc, SF_TXDQ_PRODIDX,
1388 (txprod & ~SF_TXDQ_PRODIDX_HIPRIO) |
1389 ((i << 20) & 0xFFFF0000));
1396 static void sf_stop(sc)
1397 struct sf_softc *sc;
1402 ifp = &sc->arpcom.ac_if;
1404 callout_stop(&sc->sf_stat_timer);
1406 csr_write_4(sc, SF_GEN_ETH_CTL, 0);
1407 csr_write_4(sc, SF_CQ_CONSIDX, 0);
1408 csr_write_4(sc, SF_CQ_PRODIDX, 0);
1409 csr_write_4(sc, SF_RXDQ_ADDR_Q1, 0);
1410 csr_write_4(sc, SF_RXDQ_CTL_1, 0);
1411 csr_write_4(sc, SF_RXDQ_PTR_Q1, 0);
1412 csr_write_4(sc, SF_TXCQ_CTL, 0);
1413 csr_write_4(sc, SF_TXDQ_ADDR_HIPRIO, 0);
1414 csr_write_4(sc, SF_TXDQ_CTL, 0);
1419 for (i = 0; i < SF_RX_DLIST_CNT; i++) {
1420 if (sc->sf_ldata->sf_rx_dlist_big[i].sf_mbuf != NULL) {
1421 m_freem(sc->sf_ldata->sf_rx_dlist_big[i].sf_mbuf);
1422 sc->sf_ldata->sf_rx_dlist_big[i].sf_mbuf = NULL;
1426 for (i = 0; i < SF_TX_DLIST_CNT; i++) {
1427 if (sc->sf_ldata->sf_tx_dlist[i].sf_mbuf != NULL) {
1428 m_freem(sc->sf_ldata->sf_tx_dlist[i].sf_mbuf);
1429 sc->sf_ldata->sf_tx_dlist[i].sf_mbuf = NULL;
1433 ifp->if_flags &= ~(IFF_RUNNING|IFF_OACTIVE);
1439 * Note: it is important that this function not be interrupted. We
1440 * use a two-stage register access scheme: if we are interrupted in
1441 * between setting the indirect address register and reading from the
1442 * indirect data register, the contents of the address register could
1443 * be changed out from under us.
1445 static void sf_stats_update(xsc)
1448 struct sf_softc *sc;
1450 struct mii_data *mii;
1451 struct sf_stats stats;
1458 ifp = &sc->arpcom.ac_if;
1459 mii = device_get_softc(sc->sf_miibus);
1461 ptr = (u_int32_t *)&stats;
1462 for (i = 0; i < sizeof(stats)/sizeof(u_int32_t); i++)
1463 ptr[i] = csr_read_4(sc, SF_STATS_BASE +
1464 (i + sizeof(u_int32_t)));
1466 for (i = 0; i < sizeof(stats)/sizeof(u_int32_t); i++)
1467 csr_write_4(sc, SF_STATS_BASE +
1468 (i + sizeof(u_int32_t)), 0);
1470 ifp->if_collisions += stats.sf_tx_single_colls +
1471 stats.sf_tx_multi_colls + stats.sf_tx_excess_colls;
1476 if (mii->mii_media_status & IFM_ACTIVE &&
1477 IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE)
1479 if (ifp->if_snd.ifq_head != NULL)
1483 callout_reset(&sc->sf_stat_timer, hz, sf_stats_update, sc);
1490 static void sf_watchdog(ifp)
1493 struct sf_softc *sc;
1498 printf("sf%d: watchdog timeout\n", sc->sf_unit);
1504 if (ifp->if_snd.ifq_head != NULL)
1510 static void sf_shutdown(dev)
1513 struct sf_softc *sc;
1515 sc = device_get_softc(dev);