x86_64/ioapic: Allow GSI's target CPU to be configured
[dragonfly.git] / sys / platform / pc64 / apic / ioapic_abi.c
1 /*
2  * Copyright (c) 1991 The Regents of the University of California.
3  * Copyright (c) 1996, by Steve Passe.  All rights reserved.
4  * Copyright (c) 2005,2008 The DragonFly Project.  All rights reserved.
5  * All rights reserved.
6  * 
7  * This code is derived from software contributed to The DragonFly Project
8  * by Matthew Dillon <dillon@backplane.com>
9  *
10  * This code is derived from software contributed to Berkeley by
11  * William Jolitz.
12  * 
13  * Redistribution and use in source and binary forms, with or without
14  * modification, are permitted provided that the following conditions
15  * are met:
16  * 
17  * 1. Redistributions of source code must retain the above copyright
18  *    notice, this list of conditions and the following disclaimer.
19  * 2. Redistributions in binary form must reproduce the above copyright
20  *    notice, this list of conditions and the following disclaimer in
21  *    the documentation and/or other materials provided with the
22  *    distribution.
23  * 3. Neither the name of The DragonFly Project nor the names of its
24  *    contributors may be used to endorse or promote products derived
25  *    from this software without specific, prior written permission.
26  * 
27  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
28  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
29  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
30  * FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE
31  * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
32  * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING,
33  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
34  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
35  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
36  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
37  * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
38  * SUCH DAMAGE.
39  *
40  * $DragonFly: src/sys/platform/pc64/apic/apic_abi.c,v 1.1 2008/08/29 17:07:12 dillon Exp $
41  */
42
43 #include <sys/param.h>
44 #include <sys/systm.h>
45 #include <sys/kernel.h>
46 #include <sys/machintr.h>
47 #include <sys/interrupt.h>
48 #include <sys/bus.h>
49 #include <sys/thread2.h>
50
51 #include <machine/smp.h>
52 #include <machine/segments.h>
53 #include <machine/md_var.h>
54 #include <machine/intr_machdep.h>
55 #include <machine/globaldata.h>
56
57 #include <machine_base/isa/isa_intr.h>
58 #include <machine_base/icu/icu.h>
59 #include <machine_base/icu/icu_var.h>
60 #include <machine_base/apic/ioapic.h>
61 #include <machine_base/apic/ioapic_abi.h>
62 #include <machine_base/apic/ioapic_ipl.h>
63 #include <machine_base/apic/apicreg.h>
64
65 #include <dev/acpica5/acpi_sci_var.h>
66
67 #define IOAPIC_HWI_VECTORS      IDT_HWI_VECTORS
68
69 extern inthand_t
70         IDTVEC(ioapic_intr0),
71         IDTVEC(ioapic_intr1),
72         IDTVEC(ioapic_intr2),
73         IDTVEC(ioapic_intr3),
74         IDTVEC(ioapic_intr4),
75         IDTVEC(ioapic_intr5),
76         IDTVEC(ioapic_intr6),
77         IDTVEC(ioapic_intr7),
78         IDTVEC(ioapic_intr8),
79         IDTVEC(ioapic_intr9),
80         IDTVEC(ioapic_intr10),
81         IDTVEC(ioapic_intr11),
82         IDTVEC(ioapic_intr12),
83         IDTVEC(ioapic_intr13),
84         IDTVEC(ioapic_intr14),
85         IDTVEC(ioapic_intr15),
86         IDTVEC(ioapic_intr16),
87         IDTVEC(ioapic_intr17),
88         IDTVEC(ioapic_intr18),
89         IDTVEC(ioapic_intr19),
90         IDTVEC(ioapic_intr20),
91         IDTVEC(ioapic_intr21),
92         IDTVEC(ioapic_intr22),
93         IDTVEC(ioapic_intr23),
94         IDTVEC(ioapic_intr24),
95         IDTVEC(ioapic_intr25),
96         IDTVEC(ioapic_intr26),
97         IDTVEC(ioapic_intr27),
98         IDTVEC(ioapic_intr28),
99         IDTVEC(ioapic_intr29),
100         IDTVEC(ioapic_intr30),
101         IDTVEC(ioapic_intr31),
102         IDTVEC(ioapic_intr32),
103         IDTVEC(ioapic_intr33),
104         IDTVEC(ioapic_intr34),
105         IDTVEC(ioapic_intr35),
106         IDTVEC(ioapic_intr36),
107         IDTVEC(ioapic_intr37),
108         IDTVEC(ioapic_intr38),
109         IDTVEC(ioapic_intr39),
110         IDTVEC(ioapic_intr40),
111         IDTVEC(ioapic_intr41),
112         IDTVEC(ioapic_intr42),
113         IDTVEC(ioapic_intr43),
114         IDTVEC(ioapic_intr44),
115         IDTVEC(ioapic_intr45),
116         IDTVEC(ioapic_intr46),
117         IDTVEC(ioapic_intr47),
118         IDTVEC(ioapic_intr48),
119         IDTVEC(ioapic_intr49),
120         IDTVEC(ioapic_intr50),
121         IDTVEC(ioapic_intr51),
122         IDTVEC(ioapic_intr52),
123         IDTVEC(ioapic_intr53),
124         IDTVEC(ioapic_intr54),
125         IDTVEC(ioapic_intr55),
126         IDTVEC(ioapic_intr56),
127         IDTVEC(ioapic_intr57),
128         IDTVEC(ioapic_intr58),
129         IDTVEC(ioapic_intr59),
130         IDTVEC(ioapic_intr60),
131         IDTVEC(ioapic_intr61),
132         IDTVEC(ioapic_intr62),
133         IDTVEC(ioapic_intr63),
134         IDTVEC(ioapic_intr64),
135         IDTVEC(ioapic_intr65),
136         IDTVEC(ioapic_intr66),
137         IDTVEC(ioapic_intr67),
138         IDTVEC(ioapic_intr68),
139         IDTVEC(ioapic_intr69),
140         IDTVEC(ioapic_intr70),
141         IDTVEC(ioapic_intr71),
142         IDTVEC(ioapic_intr72),
143         IDTVEC(ioapic_intr73),
144         IDTVEC(ioapic_intr74),
145         IDTVEC(ioapic_intr75),
146         IDTVEC(ioapic_intr76),
147         IDTVEC(ioapic_intr77),
148         IDTVEC(ioapic_intr78),
149         IDTVEC(ioapic_intr79),
150         IDTVEC(ioapic_intr80),
151         IDTVEC(ioapic_intr81),
152         IDTVEC(ioapic_intr82),
153         IDTVEC(ioapic_intr83),
154         IDTVEC(ioapic_intr84),
155         IDTVEC(ioapic_intr85),
156         IDTVEC(ioapic_intr86),
157         IDTVEC(ioapic_intr87),
158         IDTVEC(ioapic_intr88),
159         IDTVEC(ioapic_intr89),
160         IDTVEC(ioapic_intr90),
161         IDTVEC(ioapic_intr91),
162         IDTVEC(ioapic_intr92),
163         IDTVEC(ioapic_intr93),
164         IDTVEC(ioapic_intr94),
165         IDTVEC(ioapic_intr95),
166         IDTVEC(ioapic_intr96),
167         IDTVEC(ioapic_intr97),
168         IDTVEC(ioapic_intr98),
169         IDTVEC(ioapic_intr99),
170         IDTVEC(ioapic_intr100),
171         IDTVEC(ioapic_intr101),
172         IDTVEC(ioapic_intr102),
173         IDTVEC(ioapic_intr103),
174         IDTVEC(ioapic_intr104),
175         IDTVEC(ioapic_intr105),
176         IDTVEC(ioapic_intr106),
177         IDTVEC(ioapic_intr107),
178         IDTVEC(ioapic_intr108),
179         IDTVEC(ioapic_intr109),
180         IDTVEC(ioapic_intr110),
181         IDTVEC(ioapic_intr111),
182         IDTVEC(ioapic_intr112),
183         IDTVEC(ioapic_intr113),
184         IDTVEC(ioapic_intr114),
185         IDTVEC(ioapic_intr115),
186         IDTVEC(ioapic_intr116),
187         IDTVEC(ioapic_intr117),
188         IDTVEC(ioapic_intr118),
189         IDTVEC(ioapic_intr119),
190         IDTVEC(ioapic_intr120),
191         IDTVEC(ioapic_intr121),
192         IDTVEC(ioapic_intr122),
193         IDTVEC(ioapic_intr123),
194         IDTVEC(ioapic_intr124),
195         IDTVEC(ioapic_intr125),
196         IDTVEC(ioapic_intr126),
197         IDTVEC(ioapic_intr127),
198         IDTVEC(ioapic_intr128),
199         IDTVEC(ioapic_intr129),
200         IDTVEC(ioapic_intr130),
201         IDTVEC(ioapic_intr131),
202         IDTVEC(ioapic_intr132),
203         IDTVEC(ioapic_intr133),
204         IDTVEC(ioapic_intr134),
205         IDTVEC(ioapic_intr135),
206         IDTVEC(ioapic_intr136),
207         IDTVEC(ioapic_intr137),
208         IDTVEC(ioapic_intr138),
209         IDTVEC(ioapic_intr139),
210         IDTVEC(ioapic_intr140),
211         IDTVEC(ioapic_intr141),
212         IDTVEC(ioapic_intr142),
213         IDTVEC(ioapic_intr143),
214         IDTVEC(ioapic_intr144),
215         IDTVEC(ioapic_intr145),
216         IDTVEC(ioapic_intr146),
217         IDTVEC(ioapic_intr147),
218         IDTVEC(ioapic_intr148),
219         IDTVEC(ioapic_intr149),
220         IDTVEC(ioapic_intr150),
221         IDTVEC(ioapic_intr151),
222         IDTVEC(ioapic_intr152),
223         IDTVEC(ioapic_intr153),
224         IDTVEC(ioapic_intr154),
225         IDTVEC(ioapic_intr155),
226         IDTVEC(ioapic_intr156),
227         IDTVEC(ioapic_intr157),
228         IDTVEC(ioapic_intr158),
229         IDTVEC(ioapic_intr159),
230         IDTVEC(ioapic_intr160),
231         IDTVEC(ioapic_intr161),
232         IDTVEC(ioapic_intr162),
233         IDTVEC(ioapic_intr163),
234         IDTVEC(ioapic_intr164),
235         IDTVEC(ioapic_intr165),
236         IDTVEC(ioapic_intr166),
237         IDTVEC(ioapic_intr167),
238         IDTVEC(ioapic_intr168),
239         IDTVEC(ioapic_intr169),
240         IDTVEC(ioapic_intr170),
241         IDTVEC(ioapic_intr171),
242         IDTVEC(ioapic_intr172),
243         IDTVEC(ioapic_intr173),
244         IDTVEC(ioapic_intr174),
245         IDTVEC(ioapic_intr175),
246         IDTVEC(ioapic_intr176),
247         IDTVEC(ioapic_intr177),
248         IDTVEC(ioapic_intr178),
249         IDTVEC(ioapic_intr179),
250         IDTVEC(ioapic_intr180),
251         IDTVEC(ioapic_intr181),
252         IDTVEC(ioapic_intr182),
253         IDTVEC(ioapic_intr183),
254         IDTVEC(ioapic_intr184),
255         IDTVEC(ioapic_intr185),
256         IDTVEC(ioapic_intr186),
257         IDTVEC(ioapic_intr187),
258         IDTVEC(ioapic_intr188),
259         IDTVEC(ioapic_intr189),
260         IDTVEC(ioapic_intr190),
261         IDTVEC(ioapic_intr191);
262
263 static inthand_t *ioapic_intr[IOAPIC_HWI_VECTORS] = {
264         &IDTVEC(ioapic_intr0),
265         &IDTVEC(ioapic_intr1),
266         &IDTVEC(ioapic_intr2),
267         &IDTVEC(ioapic_intr3),
268         &IDTVEC(ioapic_intr4),
269         &IDTVEC(ioapic_intr5),
270         &IDTVEC(ioapic_intr6),
271         &IDTVEC(ioapic_intr7),
272         &IDTVEC(ioapic_intr8),
273         &IDTVEC(ioapic_intr9),
274         &IDTVEC(ioapic_intr10),
275         &IDTVEC(ioapic_intr11),
276         &IDTVEC(ioapic_intr12),
277         &IDTVEC(ioapic_intr13),
278         &IDTVEC(ioapic_intr14),
279         &IDTVEC(ioapic_intr15),
280         &IDTVEC(ioapic_intr16),
281         &IDTVEC(ioapic_intr17),
282         &IDTVEC(ioapic_intr18),
283         &IDTVEC(ioapic_intr19),
284         &IDTVEC(ioapic_intr20),
285         &IDTVEC(ioapic_intr21),
286         &IDTVEC(ioapic_intr22),
287         &IDTVEC(ioapic_intr23),
288         &IDTVEC(ioapic_intr24),
289         &IDTVEC(ioapic_intr25),
290         &IDTVEC(ioapic_intr26),
291         &IDTVEC(ioapic_intr27),
292         &IDTVEC(ioapic_intr28),
293         &IDTVEC(ioapic_intr29),
294         &IDTVEC(ioapic_intr30),
295         &IDTVEC(ioapic_intr31),
296         &IDTVEC(ioapic_intr32),
297         &IDTVEC(ioapic_intr33),
298         &IDTVEC(ioapic_intr34),
299         &IDTVEC(ioapic_intr35),
300         &IDTVEC(ioapic_intr36),
301         &IDTVEC(ioapic_intr37),
302         &IDTVEC(ioapic_intr38),
303         &IDTVEC(ioapic_intr39),
304         &IDTVEC(ioapic_intr40),
305         &IDTVEC(ioapic_intr41),
306         &IDTVEC(ioapic_intr42),
307         &IDTVEC(ioapic_intr43),
308         &IDTVEC(ioapic_intr44),
309         &IDTVEC(ioapic_intr45),
310         &IDTVEC(ioapic_intr46),
311         &IDTVEC(ioapic_intr47),
312         &IDTVEC(ioapic_intr48),
313         &IDTVEC(ioapic_intr49),
314         &IDTVEC(ioapic_intr50),
315         &IDTVEC(ioapic_intr51),
316         &IDTVEC(ioapic_intr52),
317         &IDTVEC(ioapic_intr53),
318         &IDTVEC(ioapic_intr54),
319         &IDTVEC(ioapic_intr55),
320         &IDTVEC(ioapic_intr56),
321         &IDTVEC(ioapic_intr57),
322         &IDTVEC(ioapic_intr58),
323         &IDTVEC(ioapic_intr59),
324         &IDTVEC(ioapic_intr60),
325         &IDTVEC(ioapic_intr61),
326         &IDTVEC(ioapic_intr62),
327         &IDTVEC(ioapic_intr63),
328         &IDTVEC(ioapic_intr64),
329         &IDTVEC(ioapic_intr65),
330         &IDTVEC(ioapic_intr66),
331         &IDTVEC(ioapic_intr67),
332         &IDTVEC(ioapic_intr68),
333         &IDTVEC(ioapic_intr69),
334         &IDTVEC(ioapic_intr70),
335         &IDTVEC(ioapic_intr71),
336         &IDTVEC(ioapic_intr72),
337         &IDTVEC(ioapic_intr73),
338         &IDTVEC(ioapic_intr74),
339         &IDTVEC(ioapic_intr75),
340         &IDTVEC(ioapic_intr76),
341         &IDTVEC(ioapic_intr77),
342         &IDTVEC(ioapic_intr78),
343         &IDTVEC(ioapic_intr79),
344         &IDTVEC(ioapic_intr80),
345         &IDTVEC(ioapic_intr81),
346         &IDTVEC(ioapic_intr82),
347         &IDTVEC(ioapic_intr83),
348         &IDTVEC(ioapic_intr84),
349         &IDTVEC(ioapic_intr85),
350         &IDTVEC(ioapic_intr86),
351         &IDTVEC(ioapic_intr87),
352         &IDTVEC(ioapic_intr88),
353         &IDTVEC(ioapic_intr89),
354         &IDTVEC(ioapic_intr90),
355         &IDTVEC(ioapic_intr91),
356         &IDTVEC(ioapic_intr92),
357         &IDTVEC(ioapic_intr93),
358         &IDTVEC(ioapic_intr94),
359         &IDTVEC(ioapic_intr95),
360         &IDTVEC(ioapic_intr96),
361         &IDTVEC(ioapic_intr97),
362         &IDTVEC(ioapic_intr98),
363         &IDTVEC(ioapic_intr99),
364         &IDTVEC(ioapic_intr100),
365         &IDTVEC(ioapic_intr101),
366         &IDTVEC(ioapic_intr102),
367         &IDTVEC(ioapic_intr103),
368         &IDTVEC(ioapic_intr104),
369         &IDTVEC(ioapic_intr105),
370         &IDTVEC(ioapic_intr106),
371         &IDTVEC(ioapic_intr107),
372         &IDTVEC(ioapic_intr108),
373         &IDTVEC(ioapic_intr109),
374         &IDTVEC(ioapic_intr110),
375         &IDTVEC(ioapic_intr111),
376         &IDTVEC(ioapic_intr112),
377         &IDTVEC(ioapic_intr113),
378         &IDTVEC(ioapic_intr114),
379         &IDTVEC(ioapic_intr115),
380         &IDTVEC(ioapic_intr116),
381         &IDTVEC(ioapic_intr117),
382         &IDTVEC(ioapic_intr118),
383         &IDTVEC(ioapic_intr119),
384         &IDTVEC(ioapic_intr120),
385         &IDTVEC(ioapic_intr121),
386         &IDTVEC(ioapic_intr122),
387         &IDTVEC(ioapic_intr123),
388         &IDTVEC(ioapic_intr124),
389         &IDTVEC(ioapic_intr125),
390         &IDTVEC(ioapic_intr126),
391         &IDTVEC(ioapic_intr127),
392         &IDTVEC(ioapic_intr128),
393         &IDTVEC(ioapic_intr129),
394         &IDTVEC(ioapic_intr130),
395         &IDTVEC(ioapic_intr131),
396         &IDTVEC(ioapic_intr132),
397         &IDTVEC(ioapic_intr133),
398         &IDTVEC(ioapic_intr134),
399         &IDTVEC(ioapic_intr135),
400         &IDTVEC(ioapic_intr136),
401         &IDTVEC(ioapic_intr137),
402         &IDTVEC(ioapic_intr138),
403         &IDTVEC(ioapic_intr139),
404         &IDTVEC(ioapic_intr140),
405         &IDTVEC(ioapic_intr141),
406         &IDTVEC(ioapic_intr142),
407         &IDTVEC(ioapic_intr143),
408         &IDTVEC(ioapic_intr144),
409         &IDTVEC(ioapic_intr145),
410         &IDTVEC(ioapic_intr146),
411         &IDTVEC(ioapic_intr147),
412         &IDTVEC(ioapic_intr148),
413         &IDTVEC(ioapic_intr149),
414         &IDTVEC(ioapic_intr150),
415         &IDTVEC(ioapic_intr151),
416         &IDTVEC(ioapic_intr152),
417         &IDTVEC(ioapic_intr153),
418         &IDTVEC(ioapic_intr154),
419         &IDTVEC(ioapic_intr155),
420         &IDTVEC(ioapic_intr156),
421         &IDTVEC(ioapic_intr157),
422         &IDTVEC(ioapic_intr158),
423         &IDTVEC(ioapic_intr159),
424         &IDTVEC(ioapic_intr160),
425         &IDTVEC(ioapic_intr161),
426         &IDTVEC(ioapic_intr162),
427         &IDTVEC(ioapic_intr163),
428         &IDTVEC(ioapic_intr164),
429         &IDTVEC(ioapic_intr165),
430         &IDTVEC(ioapic_intr166),
431         &IDTVEC(ioapic_intr167),
432         &IDTVEC(ioapic_intr168),
433         &IDTVEC(ioapic_intr169),
434         &IDTVEC(ioapic_intr170),
435         &IDTVEC(ioapic_intr171),
436         &IDTVEC(ioapic_intr172),
437         &IDTVEC(ioapic_intr173),
438         &IDTVEC(ioapic_intr174),
439         &IDTVEC(ioapic_intr175),
440         &IDTVEC(ioapic_intr176),
441         &IDTVEC(ioapic_intr177),
442         &IDTVEC(ioapic_intr178),
443         &IDTVEC(ioapic_intr179),
444         &IDTVEC(ioapic_intr180),
445         &IDTVEC(ioapic_intr181),
446         &IDTVEC(ioapic_intr182),
447         &IDTVEC(ioapic_intr183),
448         &IDTVEC(ioapic_intr184),
449         &IDTVEC(ioapic_intr185),
450         &IDTVEC(ioapic_intr186),
451         &IDTVEC(ioapic_intr187),
452         &IDTVEC(ioapic_intr188),
453         &IDTVEC(ioapic_intr189),
454         &IDTVEC(ioapic_intr190),
455         &IDTVEC(ioapic_intr191)
456 };
457
458 #define IOAPIC_HWI_SYSCALL      (IDT_OFFSET_SYSCALL - IDT_OFFSET)
459
460 static struct ioapic_irqmap {
461         int                     im_type;        /* IOAPIC_IMT_ */
462         enum intr_trigger       im_trig;
463         enum intr_polarity      im_pola;
464         int                     im_gsi;
465         uint32_t                im_flags;       /* IOAPIC_IMF_ */
466 } ioapic_irqmaps[IOAPIC_HWI_VECTORS];
467
468 #define IOAPIC_IMT_UNUSED       0
469 #define IOAPIC_IMT_RESERVED     1
470 #define IOAPIC_IMT_LINE         2
471 #define IOAPIC_IMT_SYSCALL      3
472
473 #define IOAPIC_IMF_CONF         0x1
474
475 extern void     IOAPIC_INTREN(int);
476 extern void     IOAPIC_INTRDIS(int);
477
478 extern int      imcr_present;
479
480 static void     ioapic_abi_intr_enable(int);
481 static void     ioapic_abi_intr_disable(int);
482 static void     ioapic_abi_intr_setup(int, int);
483 static void     ioapic_abi_intr_teardown(int);
484 static void     ioapic_abi_intr_config(int,
485                     enum intr_trigger, enum intr_polarity);
486 static int      ioapic_abi_intr_cpuid(int);
487
488 static void     ioapic_abi_finalize(void);
489 static void     ioapic_abi_cleanup(void);
490 static void     ioapic_abi_setdefault(void);
491 static void     ioapic_abi_stabilize(void);
492 static void     ioapic_abi_initmap(void);
493
494 static int      ioapic_abi_gsi_cpuid(int, int);
495
496 struct machintr_abi MachIntrABI_IOAPIC = {
497         MACHINTR_IOAPIC,
498         .intr_disable   = ioapic_abi_intr_disable,
499         .intr_enable    = ioapic_abi_intr_enable,
500         .intr_setup     = ioapic_abi_intr_setup,
501         .intr_teardown  = ioapic_abi_intr_teardown,
502         .intr_config    = ioapic_abi_intr_config,
503         .intr_cpuid     = ioapic_abi_intr_cpuid,
504
505         .finalize       = ioapic_abi_finalize,
506         .cleanup        = ioapic_abi_cleanup,
507         .setdefault     = ioapic_abi_setdefault,
508         .stabilize      = ioapic_abi_stabilize,
509         .initmap        = ioapic_abi_initmap
510 };
511
512 static int      ioapic_abi_extint_irq = -1;
513
514 struct ioapic_irqinfo   ioapic_irqs[IOAPIC_HWI_VECTORS];
515
516 static void
517 ioapic_abi_intr_enable(int irq)
518 {
519         if (irq < 0 || irq >= IOAPIC_HWI_VECTORS) {
520                 kprintf("ioapic_abi_intr_enable invalid irq %d\n", irq);
521                 return;
522         }
523         IOAPIC_INTREN(irq);
524 }
525
526 static void
527 ioapic_abi_intr_disable(int irq)
528 {
529         if (irq < 0 || irq >= IOAPIC_HWI_VECTORS) {
530                 kprintf("ioapic_abi_intr_disable invalid irq %d\n", irq);
531                 return;
532         }
533         IOAPIC_INTRDIS(irq);
534 }
535
536 static void
537 ioapic_abi_finalize(void)
538 {
539         KKASSERT(MachIntrABI.type == MACHINTR_IOAPIC);
540         KKASSERT(ioapic_enable);
541
542         /*
543          * If an IMCR is present, program bit 0 to disconnect the 8259
544          * from the BSP.
545          */
546         if (imcr_present) {
547                 outb(0x22, 0x70);       /* select IMCR */
548                 outb(0x23, 0x01);       /* disconnect 8259 */
549         }
550 }
551
552 /*
553  * This routine is called after physical interrupts are enabled but before
554  * the critical section is released.  We need to clean out any interrupts
555  * that had already been posted to the cpu.
556  */
557 static void
558 ioapic_abi_cleanup(void)
559 {
560         bzero(mdcpu->gd_ipending, sizeof(mdcpu->gd_ipending));
561 }
562
563 /* Must never be called */
564 static void
565 ioapic_abi_stabilize(void)
566 {
567         panic("ioapic_stabilize is called\n");
568 }
569
570 static void
571 ioapic_abi_intr_setup(int intr, int flags)
572 {
573         int vector, select;
574         uint32_t value;
575         register_t ef;
576
577         KKASSERT(intr >= 0 && intr < IOAPIC_HWI_VECTORS &&
578             intr != IOAPIC_HWI_SYSCALL);
579         KKASSERT(ioapic_irqs[intr].io_addr != NULL);
580
581         ef = read_rflags();
582         cpu_disable_intr();
583
584         vector = IDT_OFFSET + intr;
585         setidt(vector, ioapic_intr[intr], SDT_SYSIGT, SEL_KPL, 0);
586
587         /*
588          * Now reprogram the vector in the IO APIC.  In order to avoid
589          * losing an EOI for a level interrupt, which is vector based,
590          * make sure that the IO APIC is programmed for edge-triggering
591          * first, then reprogrammed with the new vector.  This should
592          * clear the IRR bit.
593          */
594         imen_lock();
595
596         select = ioapic_irqs[intr].io_idx;
597         value = ioapic_read(ioapic_irqs[intr].io_addr, select);
598         value |= IOART_INTMSET;
599
600         ioapic_write(ioapic_irqs[intr].io_addr, select,
601             (value & ~APIC_TRIGMOD_MASK));
602         ioapic_write(ioapic_irqs[intr].io_addr, select,
603             (value & ~IOART_INTVEC) | vector);
604
605         imen_unlock();
606
607         machintr_intr_enable(intr);
608
609         write_rflags(ef);
610 }
611
612 static void
613 ioapic_abi_intr_teardown(int intr)
614 {
615         int vector, select;
616         uint32_t value;
617         register_t ef;
618
619         KKASSERT(intr >= 0 && intr < IOAPIC_HWI_VECTORS &&
620             intr != IOAPIC_HWI_SYSCALL);
621         KKASSERT(ioapic_irqs[intr].io_addr != NULL);
622
623         ef = read_rflags();
624         cpu_disable_intr();
625
626         /*
627          * Teardown an interrupt vector.  The vector should already be
628          * installed in the cpu's IDT, but make sure.
629          */
630         machintr_intr_disable(intr);
631
632         vector = IDT_OFFSET + intr;
633         setidt(vector, ioapic_intr[intr], SDT_SYSIGT, SEL_KPL, 0);
634
635         /*
636          * In order to avoid losing an EOI for a level interrupt, which
637          * is vector based, make sure that the IO APIC is programmed for
638          * edge-triggering first, then reprogrammed with the new vector.
639          * This should clear the IRR bit.
640          */
641         imen_lock();
642
643         select = ioapic_irqs[intr].io_idx;
644         value = ioapic_read(ioapic_irqs[intr].io_addr, select);
645
646         ioapic_write(ioapic_irqs[intr].io_addr, select,
647             (value & ~APIC_TRIGMOD_MASK));
648         ioapic_write(ioapic_irqs[intr].io_addr, select,
649             (value & ~IOART_INTVEC) | vector);
650
651         imen_unlock();
652
653         write_rflags(ef);
654 }
655
656 static void
657 ioapic_abi_setdefault(void)
658 {
659         int intr;
660
661         for (intr = 0; intr < IOAPIC_HWI_VECTORS; ++intr) {
662                 if (intr == IOAPIC_HWI_SYSCALL)
663                         continue;
664                 setidt(IDT_OFFSET + intr, ioapic_intr[intr], SDT_SYSIGT,
665                        SEL_KPL, 0);
666         }
667 }
668
669 static void
670 ioapic_abi_initmap(void)
671 {
672         int i;
673
674         for (i = 0; i < IOAPIC_HWI_VECTORS; ++i)
675                 ioapic_irqmaps[i].im_gsi = -1;
676         ioapic_irqmaps[IOAPIC_HWI_SYSCALL].im_type = IOAPIC_IMT_SYSCALL;
677 }
678
679 void
680 ioapic_abi_set_irqmap(int irq, int gsi, enum intr_trigger trig,
681     enum intr_polarity pola)
682 {
683         struct ioapic_irqinfo *info;
684         struct ioapic_irqmap *map;
685         void *ioaddr;
686         int pin, cpuid;
687
688         KKASSERT(trig == INTR_TRIGGER_EDGE || trig == INTR_TRIGGER_LEVEL);
689         KKASSERT(pola == INTR_POLARITY_HIGH || pola == INTR_POLARITY_LOW);
690
691         KKASSERT(irq >= 0 && irq < IOAPIC_HWI_VECTORS);
692         map = &ioapic_irqmaps[irq];
693
694         KKASSERT(map->im_type == IOAPIC_IMT_UNUSED);
695         map->im_type = IOAPIC_IMT_LINE;
696
697         map->im_gsi = gsi;
698         map->im_trig = trig;
699         map->im_pola = pola;
700
701         if (bootverbose) {
702                 kprintf("IOAPIC: irq %d -> gsi %d %s/%s\n",
703                         irq, map->im_gsi,
704                         intr_str_trigger(map->im_trig),
705                         intr_str_polarity(map->im_pola));
706         }
707
708         pin = ioapic_gsi_pin(map->im_gsi);
709         ioaddr = ioapic_gsi_ioaddr(map->im_gsi);
710
711         cpuid = ioapic_abi_gsi_cpuid(irq, map->im_gsi);
712
713         info = &ioapic_irqs[irq];
714
715         imen_lock();
716
717         info->io_addr = ioaddr;
718         info->io_idx = IOAPIC_REDTBL + (2 * pin);
719         info->io_flags = IOAPIC_IRQI_FLAG_MASKED;
720         if (map->im_trig == INTR_TRIGGER_LEVEL)
721                 info->io_flags |= IOAPIC_IRQI_FLAG_LEVEL;
722
723         ioapic_pin_setup(ioaddr, pin, IDT_OFFSET + irq,
724             map->im_trig, map->im_pola, cpuid);
725
726         imen_unlock();
727 }
728
729 void
730 ioapic_abi_fixup_irqmap(void)
731 {
732         int i;
733
734         for (i = 0; i < ISA_IRQ_CNT; ++i) {
735                 struct ioapic_irqmap *map = &ioapic_irqmaps[i];
736
737                 if (map->im_type == IOAPIC_IMT_UNUSED) {
738                         map->im_type = IOAPIC_IMT_RESERVED;
739                         if (bootverbose)
740                                 kprintf("IOAPIC: irq %d reserved\n", i);
741                 }
742         }
743 }
744
745 int
746 ioapic_abi_find_gsi(int gsi, enum intr_trigger trig, enum intr_polarity pola)
747 {
748         int irq;
749
750         KKASSERT(trig == INTR_TRIGGER_EDGE || trig == INTR_TRIGGER_LEVEL);
751         KKASSERT(pola == INTR_POLARITY_HIGH || pola == INTR_POLARITY_LOW);
752
753         for (irq = 0; irq < IOAPIC_HWI_VECTORS; ++irq) {
754                 const struct ioapic_irqmap *map = &ioapic_irqmaps[irq];
755
756                 if (map->im_gsi == gsi) {
757                         KKASSERT(map->im_type == IOAPIC_IMT_LINE);
758
759                         if (map->im_flags & IOAPIC_IMF_CONF) {
760                                 if (map->im_trig != trig ||
761                                     map->im_pola != pola)
762                                         return -1;
763                         }
764                         return irq;
765                 }
766         }
767         return -1;
768 }
769
770 int
771 ioapic_abi_find_irq(int irq, enum intr_trigger trig, enum intr_polarity pola)
772 {
773         const struct ioapic_irqmap *map;
774
775         KKASSERT(trig == INTR_TRIGGER_EDGE || trig == INTR_TRIGGER_LEVEL);
776         KKASSERT(pola == INTR_POLARITY_HIGH || pola == INTR_POLARITY_LOW);
777
778         if (irq < 0 || irq >= IOAPIC_HWI_VECTORS)
779                 return -1;
780         map = &ioapic_irqmaps[irq];
781
782         if (map->im_type != IOAPIC_IMT_LINE)
783                 return -1;
784
785         if (map->im_flags & IOAPIC_IMF_CONF) {
786                 if (map->im_trig != trig || map->im_pola != pola)
787                         return -1;
788         }
789         return irq;
790 }
791
792 static void
793 ioapic_abi_intr_config(int irq, enum intr_trigger trig, enum intr_polarity pola)
794 {
795         struct ioapic_irqinfo *info;
796         struct ioapic_irqmap *map;
797         void *ioaddr;
798         int pin, cpuid;
799
800         KKASSERT(trig == INTR_TRIGGER_EDGE || trig == INTR_TRIGGER_LEVEL);
801         KKASSERT(pola == INTR_POLARITY_HIGH || pola == INTR_POLARITY_LOW);
802
803         KKASSERT(irq >= 0 && irq < IOAPIC_HWI_VECTORS);
804         map = &ioapic_irqmaps[irq];
805
806         KKASSERT(map->im_type == IOAPIC_IMT_LINE);
807
808 #ifdef notyet
809         if (map->im_flags & IOAPIC_IMF_CONF) {
810                 if (trig != map->im_trig) {
811                         panic("ioapic_intr_config: trig %s -> %s\n",
812                               intr_str_trigger(map->im_trig),
813                               intr_str_trigger(trig));
814                 }
815                 if (pola != map->im_pola) {
816                         panic("ioapic_intr_config: pola %s -> %s\n",
817                               intr_str_polarity(map->im_pola),
818                               intr_str_polarity(pola));
819                 }
820                 return;
821         }
822 #endif
823         map->im_flags |= IOAPIC_IMF_CONF;
824
825         if (trig == map->im_trig && pola == map->im_pola)
826                 return;
827
828         if (bootverbose) {
829                 kprintf("IOAPIC: irq %d, gsi %d %s/%s -> %s/%s\n",
830                         irq, map->im_gsi,
831                         intr_str_trigger(map->im_trig),
832                         intr_str_polarity(map->im_pola),
833                         intr_str_trigger(trig),
834                         intr_str_polarity(pola));
835         }
836         map->im_trig = trig;
837         map->im_pola = pola;
838
839         pin = ioapic_gsi_pin(map->im_gsi);
840         ioaddr = ioapic_gsi_ioaddr(map->im_gsi);
841
842         cpuid = ioapic_abi_gsi_cpuid(irq, map->im_gsi);
843
844         info = &ioapic_irqs[irq];
845
846         imen_lock();
847
848         info->io_flags &= ~IOAPIC_IRQI_FLAG_LEVEL;
849         if (map->im_trig == INTR_TRIGGER_LEVEL)
850                 info->io_flags |= IOAPIC_IRQI_FLAG_LEVEL;
851
852         ioapic_pin_setup(ioaddr, pin, IDT_OFFSET + irq,
853             map->im_trig, map->im_pola, cpuid);
854
855         imen_unlock();
856 }
857
858 int
859 ioapic_abi_extint_irqmap(int irq)
860 {
861         struct ioapic_irqinfo *info;
862         struct ioapic_irqmap *map;
863         void *ioaddr;
864         int pin, error, vec;
865
866         /* XXX only irq0 is allowed */
867         KKASSERT(irq == 0);
868
869         vec = IDT_OFFSET + irq;
870
871         if (ioapic_abi_extint_irq == irq)
872                 return 0;
873         else if (ioapic_abi_extint_irq >= 0)
874                 return EEXIST;
875
876         error = icu_ioapic_extint(irq, vec);
877         if (error)
878                 return error;
879
880         map = &ioapic_irqmaps[irq];
881
882         KKASSERT(map->im_type == IOAPIC_IMT_RESERVED ||
883                  map->im_type == IOAPIC_IMT_LINE);
884         if (map->im_type == IOAPIC_IMT_LINE) {
885                 if (map->im_flags & IOAPIC_IMF_CONF)
886                         return EEXIST;
887         }
888         ioapic_abi_extint_irq = irq;
889
890         map->im_type = IOAPIC_IMT_LINE;
891         map->im_trig = INTR_TRIGGER_EDGE;
892         map->im_pola = INTR_POLARITY_HIGH;
893         map->im_flags = IOAPIC_IMF_CONF;
894
895         map->im_gsi = ioapic_extpin_gsi();
896         KKASSERT(map->im_gsi >= 0);
897
898         if (bootverbose) {
899                 kprintf("IOAPIC: irq %d -> extint gsi %d %s/%s\n",
900                         irq, map->im_gsi,
901                         intr_str_trigger(map->im_trig),
902                         intr_str_polarity(map->im_pola));
903         }
904
905         pin = ioapic_gsi_pin(map->im_gsi);
906         ioaddr = ioapic_gsi_ioaddr(map->im_gsi);
907
908         info = &ioapic_irqs[irq];
909
910         imen_lock();
911
912         info->io_addr = ioaddr;
913         info->io_idx = IOAPIC_REDTBL + (2 * pin);
914         info->io_flags = IOAPIC_IRQI_FLAG_MASKED;
915
916         ioapic_extpin_setup(ioaddr, pin, vec);
917
918         imen_unlock();
919
920         return 0;
921 }
922
923 static int
924 ioapic_abi_intr_cpuid(int irq)
925 {
926         const struct ioapic_irqmap *map;
927
928         KKASSERT(irq >= 0 && irq < IOAPIC_HWI_VECTORS);
929         map = &ioapic_irqmaps[irq];
930
931         if (map->im_type == IOAPIC_IMT_RESERVED) {
932                 /* XXX some drivers tries to peek at IRQ 2 */
933                 return 0;
934         }
935
936         KASSERT(map->im_type == IOAPIC_IMT_LINE,
937             ("invalid irq %d, type %d\n", irq, map->im_type));
938         KKASSERT(map->im_gsi >= 0);
939
940         return ioapic_abi_gsi_cpuid(irq, map->im_gsi);
941 }
942
943 static int
944 ioapic_abi_gsi_cpuid(int irq, int gsi)
945 {
946         char envpath[32];
947         int cpuid = -1;
948
949         KKASSERT(gsi >= 0);
950
951         if (irq == 0 || gsi == 0) {
952                 if (bootverbose)
953                         kprintf("GSI %d -> CPU 0 (0)\n", gsi);
954                 return 0;
955         }
956
957         if (irq == acpi_sci_irqno()) {
958                 if (bootverbose)
959                         kprintf("GSI %d -> CPU 0 (sci)\n", gsi);
960                 return 0;
961         }
962
963         ksnprintf(envpath, sizeof(envpath), "hw.ioapic.gsi.%d.cpu", gsi);
964         kgetenv_int(envpath, &cpuid);
965
966         if (cpuid < 0) {
967                 cpuid = gsi % ncpus;
968                 if (bootverbose)
969                         kprintf("GSI %d -> CPU %d (auto)\n", gsi, cpuid);
970         } else if (cpuid >= ncpus) {
971                 cpuid = ncpus - 1;
972                 if (bootverbose)
973                         kprintf("GSI %d -> CPU %d (fixup)\n", gsi, cpuid);
974         } else {
975                 if (bootverbose)
976                         kprintf("GSI %d -> CPU %d (user)\n", gsi, cpuid);
977         }
978         return cpuid;
979 }