drm/radeon: Partial update to Linux 3.12
[dragonfly.git] / sys / dev / drm / radeon / rs400.c
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #include <drm/drmP.h>
29 #include "radeon.h"
30 #include "radeon_asic.h"
31 #include "rs400d.h"
32
33 /* This files gather functions specifics to : rs400,rs480 */
34 static int rs400_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
35
36 void rs400_gart_adjust_size(struct radeon_device *rdev)
37 {
38         /* Check gart size */
39         switch (rdev->mc.gtt_size/(1024*1024)) {
40         case 32:
41         case 64:
42         case 128:
43         case 256:
44         case 512:
45         case 1024:
46         case 2048:
47                 break;
48         default:
49                 DRM_ERROR("Unable to use IGP GART size %uM\n",
50                           (unsigned)(rdev->mc.gtt_size >> 20));
51                 DRM_ERROR("Valid GART size for IGP are 32M,64M,128M,256M,512M,1G,2G\n");
52                 DRM_ERROR("Forcing to 32M GART size\n");
53                 rdev->mc.gtt_size = 32 * 1024 * 1024;
54                 return;
55         }
56 }
57
58 void rs400_gart_tlb_flush(struct radeon_device *rdev)
59 {
60         uint32_t tmp;
61         unsigned int timeout = rdev->usec_timeout;
62
63         WREG32_MC(RS480_GART_CACHE_CNTRL, RS480_GART_CACHE_INVALIDATE);
64         do {
65                 tmp = RREG32_MC(RS480_GART_CACHE_CNTRL);
66                 if ((tmp & RS480_GART_CACHE_INVALIDATE) == 0)
67                         break;
68                 DRM_UDELAY(1);
69                 timeout--;
70         } while (timeout > 0);
71         WREG32_MC(RS480_GART_CACHE_CNTRL, 0);
72 }
73
74 int rs400_gart_init(struct radeon_device *rdev)
75 {
76         int r;
77
78         if (rdev->gart.ptr) {
79                 WARN(1, "RS400 GART already initialized\n");
80                 return 0;
81         }
82         /* Check gart size */
83         switch(rdev->mc.gtt_size / (1024 * 1024)) {
84         case 32:
85         case 64:
86         case 128:
87         case 256:
88         case 512:
89         case 1024:
90         case 2048:
91                 break;
92         default:
93                 return -EINVAL;
94         }
95         /* Initialize common gart structure */
96         r = radeon_gart_init(rdev);
97         if (r)
98                 return r;
99         if (rs400_debugfs_pcie_gart_info_init(rdev))
100                 DRM_ERROR("Failed to register debugfs file for RS400 GART !\n");
101         rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
102         return radeon_gart_table_ram_alloc(rdev);
103 }
104
105 int rs400_gart_enable(struct radeon_device *rdev)
106 {
107         uint32_t size_reg;
108         uint32_t tmp;
109
110         radeon_gart_restore(rdev);
111         tmp = RREG32_MC(RS690_AIC_CTRL_SCRATCH);
112         tmp |= RS690_DIS_OUT_OF_PCI_GART_ACCESS;
113         WREG32_MC(RS690_AIC_CTRL_SCRATCH, tmp);
114         /* Check gart size */
115         switch(rdev->mc.gtt_size / (1024 * 1024)) {
116         case 32:
117                 size_reg = RS480_VA_SIZE_32MB;
118                 break;
119         case 64:
120                 size_reg = RS480_VA_SIZE_64MB;
121                 break;
122         case 128:
123                 size_reg = RS480_VA_SIZE_128MB;
124                 break;
125         case 256:
126                 size_reg = RS480_VA_SIZE_256MB;
127                 break;
128         case 512:
129                 size_reg = RS480_VA_SIZE_512MB;
130                 break;
131         case 1024:
132                 size_reg = RS480_VA_SIZE_1GB;
133                 break;
134         case 2048:
135                 size_reg = RS480_VA_SIZE_2GB;
136                 break;
137         default:
138                 return -EINVAL;
139         }
140         /* It should be fine to program it to max value */
141         if (rdev->family == CHIP_RS690 || (rdev->family == CHIP_RS740)) {
142                 WREG32_MC(RS690_MCCFG_AGP_BASE, 0xFFFFFFFF);
143                 WREG32_MC(RS690_MCCFG_AGP_BASE_2, 0);
144         } else {
145                 WREG32(RADEON_AGP_BASE, 0xFFFFFFFF);
146                 WREG32(RS480_AGP_BASE_2, 0);
147         }
148         tmp = REG_SET(RS690_MC_AGP_TOP, rdev->mc.gtt_end >> 16);
149         tmp |= REG_SET(RS690_MC_AGP_START, rdev->mc.gtt_start >> 16);
150         if ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740)) {
151                 WREG32_MC(RS690_MCCFG_AGP_LOCATION, tmp);
152                 tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
153                 WREG32(RADEON_BUS_CNTL, tmp);
154         } else {
155                 WREG32(RADEON_MC_AGP_LOCATION, tmp);
156                 tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
157                 WREG32(RADEON_BUS_CNTL, tmp);
158         }
159         /* Table should be in 32bits address space so ignore bits above. */
160         tmp = (u32)rdev->gart.table_addr & 0xfffff000;
161         tmp |= (upper_32_bits(rdev->gart.table_addr) & 0xff) << 4;
162
163         WREG32_MC(RS480_GART_BASE, tmp);
164         /* TODO: more tweaking here */
165         WREG32_MC(RS480_GART_FEATURE_ID,
166                   (RS480_TLB_ENABLE |
167                    RS480_GTW_LAC_EN | RS480_1LEVEL_GART));
168         /* Disable snooping */
169         WREG32_MC(RS480_AGP_MODE_CNTL,
170                   (1 << RS480_REQ_TYPE_SNOOP_SHIFT) | RS480_REQ_TYPE_SNOOP_DIS);
171         /* Disable AGP mode */
172         if ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740)) {
173                 tmp = RREG32_MC(RS690_MC_NB_CNTL);
174                 tmp &= ~(RS690_HIDE_MMCFG_BAR |
175                     RS690_AGPMODE30 |
176                     RS690_AGP30ENHANCED);
177                 WREG32_MC(RS690_MC_NB_CNTL, tmp);
178
179                 tmp = RREG32_MC(RS480_MC_MISC_CNTL);
180                 tmp |= RS480_GART_INDEX_REG_EN | RS690_BLOCK_GFX_D3_EN;
181                 WREG32_MC(RS480_MC_MISC_CNTL, tmp);
182         } else {
183                 tmp = RREG32_MC(RS480_MC_MISC_CNTL);
184                 tmp |= RS480_GART_INDEX_REG_EN;
185                 WREG32_MC(RS480_MC_MISC_CNTL, tmp);
186         }
187         /* Enable gart */
188         WREG32_MC(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN | size_reg));
189         rs400_gart_tlb_flush(rdev);
190         DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
191                  (unsigned)(rdev->mc.gtt_size >> 20),
192                  (unsigned long long)rdev->gart.table_addr);
193         rdev->gart.ready = true;
194         return 0;
195 }
196
197 void rs400_gart_disable(struct radeon_device *rdev)
198 {
199         uint32_t tmp;
200
201         tmp = RREG32_MC(RS690_AIC_CTRL_SCRATCH);
202         tmp |= RS690_DIS_OUT_OF_PCI_GART_ACCESS;
203         WREG32_MC(RS690_AIC_CTRL_SCRATCH, tmp);
204         WREG32_MC(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
205 }
206
207 void rs400_gart_fini(struct radeon_device *rdev)
208 {
209         radeon_gart_fini(rdev);
210         rs400_gart_disable(rdev);
211         radeon_gart_table_ram_free(rdev);
212 }
213
214 #define RS400_PTE_WRITEABLE (1 << 2)
215 #define RS400_PTE_READABLE  (1 << 3)
216
217 int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
218 {
219         uint32_t entry;
220         u32 *gtt = rdev->gart.ptr;
221
222         if (i < 0 || i > rdev->gart.num_gpu_pages) {
223                 return -EINVAL;
224         }
225
226         entry = (lower_32_bits(addr) & 0xfffff000) |
227                 ((upper_32_bits(addr) & 0xff) << 4) |
228                 RS400_PTE_WRITEABLE | RS400_PTE_READABLE;
229         entry = cpu_to_le32(entry);
230         gtt[i] = entry;
231         return 0;
232 }
233
234 int rs400_mc_wait_for_idle(struct radeon_device *rdev)
235 {
236         unsigned i;
237         uint32_t tmp;
238
239         for (i = 0; i < rdev->usec_timeout; i++) {
240                 /* read MC_STATUS */
241                 tmp = RREG32(RADEON_MC_STATUS);
242                 if (tmp & RADEON_MC_IDLE) {
243                         return 0;
244                 }
245                 DRM_UDELAY(1);
246         }
247         return -1;
248 }
249
250 static void rs400_gpu_init(struct radeon_device *rdev)
251 {
252         /* FIXME: is this correct ? */
253         r420_pipes_init(rdev);
254         if (rs400_mc_wait_for_idle(rdev)) {
255                 printk(KERN_WARNING "rs400: Failed to wait MC idle while "
256                        "programming pipes. Bad things might happen. %08x\n", RREG32(RADEON_MC_STATUS));
257         }
258 }
259
260 static void rs400_mc_init(struct radeon_device *rdev)
261 {
262         u64 base;
263
264         rs400_gart_adjust_size(rdev);
265         rdev->mc.igp_sideport_enabled = radeon_combios_sideport_present(rdev);
266         /* DDR for all card after R300 & IGP */
267         rdev->mc.vram_is_ddr = true;
268         rdev->mc.vram_width = 128;
269         r100_vram_init_sizes(rdev);
270         base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
271         radeon_vram_location(rdev, &rdev->mc, base);
272         rdev->mc.gtt_base_align = rdev->mc.gtt_size - 1;
273         radeon_gtt_location(rdev, &rdev->mc);
274         radeon_update_bandwidth_info(rdev);
275 }
276
277 uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg)
278 {
279         uint32_t r;
280
281         WREG32(RS480_NB_MC_INDEX, reg & 0xff);
282         r = RREG32(RS480_NB_MC_DATA);
283         WREG32(RS480_NB_MC_INDEX, 0xff);
284         return r;
285 }
286
287 void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
288 {
289         WREG32(RS480_NB_MC_INDEX, ((reg) & 0xff) | RS480_NB_MC_IND_WR_EN);
290         WREG32(RS480_NB_MC_DATA, (v));
291         WREG32(RS480_NB_MC_INDEX, 0xff);
292 }
293
294 #if defined(CONFIG_DEBUG_FS)
295 static int rs400_debugfs_gart_info(struct seq_file *m, void *data)
296 {
297         struct drm_info_node *node = (struct drm_info_node *) m->private;
298         struct drm_device *dev = node->minor->dev;
299         struct radeon_device *rdev = dev->dev_private;
300         uint32_t tmp;
301
302         tmp = RREG32(RADEON_HOST_PATH_CNTL);
303         seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
304         tmp = RREG32(RADEON_BUS_CNTL);
305         seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
306         tmp = RREG32_MC(RS690_AIC_CTRL_SCRATCH);
307         seq_printf(m, "AIC_CTRL_SCRATCH 0x%08x\n", tmp);
308         if (rdev->family == CHIP_RS690 || (rdev->family == CHIP_RS740)) {
309                 tmp = RREG32_MC(RS690_MCCFG_AGP_BASE);
310                 seq_printf(m, "MCCFG_AGP_BASE 0x%08x\n", tmp);
311                 tmp = RREG32_MC(RS690_MCCFG_AGP_BASE_2);
312                 seq_printf(m, "MCCFG_AGP_BASE_2 0x%08x\n", tmp);
313                 tmp = RREG32_MC(RS690_MCCFG_AGP_LOCATION);
314                 seq_printf(m, "MCCFG_AGP_LOCATION 0x%08x\n", tmp);
315                 tmp = RREG32_MC(RS690_MCCFG_FB_LOCATION);
316                 seq_printf(m, "MCCFG_FB_LOCATION 0x%08x\n", tmp);
317                 tmp = RREG32(RS690_HDP_FB_LOCATION);
318                 seq_printf(m, "HDP_FB_LOCATION 0x%08x\n", tmp);
319         } else {
320                 tmp = RREG32(RADEON_AGP_BASE);
321                 seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
322                 tmp = RREG32(RS480_AGP_BASE_2);
323                 seq_printf(m, "AGP_BASE_2 0x%08x\n", tmp);
324                 tmp = RREG32(RADEON_MC_AGP_LOCATION);
325                 seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
326         }
327         tmp = RREG32_MC(RS480_GART_BASE);
328         seq_printf(m, "GART_BASE 0x%08x\n", tmp);
329         tmp = RREG32_MC(RS480_GART_FEATURE_ID);
330         seq_printf(m, "GART_FEATURE_ID 0x%08x\n", tmp);
331         tmp = RREG32_MC(RS480_AGP_MODE_CNTL);
332         seq_printf(m, "AGP_MODE_CONTROL 0x%08x\n", tmp);
333         tmp = RREG32_MC(RS480_MC_MISC_CNTL);
334         seq_printf(m, "MC_MISC_CNTL 0x%08x\n", tmp);
335         tmp = RREG32_MC(0x5F);
336         seq_printf(m, "MC_MISC_UMA_CNTL 0x%08x\n", tmp);
337         tmp = RREG32_MC(RS480_AGP_ADDRESS_SPACE_SIZE);
338         seq_printf(m, "AGP_ADDRESS_SPACE_SIZE 0x%08x\n", tmp);
339         tmp = RREG32_MC(RS480_GART_CACHE_CNTRL);
340         seq_printf(m, "GART_CACHE_CNTRL 0x%08x\n", tmp);
341         tmp = RREG32_MC(0x3B);
342         seq_printf(m, "MC_GART_ERROR_ADDRESS 0x%08x\n", tmp);
343         tmp = RREG32_MC(0x3C);
344         seq_printf(m, "MC_GART_ERROR_ADDRESS_HI 0x%08x\n", tmp);
345         tmp = RREG32_MC(0x30);
346         seq_printf(m, "GART_ERROR_0 0x%08x\n", tmp);
347         tmp = RREG32_MC(0x31);
348         seq_printf(m, "GART_ERROR_1 0x%08x\n", tmp);
349         tmp = RREG32_MC(0x32);
350         seq_printf(m, "GART_ERROR_2 0x%08x\n", tmp);
351         tmp = RREG32_MC(0x33);
352         seq_printf(m, "GART_ERROR_3 0x%08x\n", tmp);
353         tmp = RREG32_MC(0x34);
354         seq_printf(m, "GART_ERROR_4 0x%08x\n", tmp);
355         tmp = RREG32_MC(0x35);
356         seq_printf(m, "GART_ERROR_5 0x%08x\n", tmp);
357         tmp = RREG32_MC(0x36);
358         seq_printf(m, "GART_ERROR_6 0x%08x\n", tmp);
359         tmp = RREG32_MC(0x37);
360         seq_printf(m, "GART_ERROR_7 0x%08x\n", tmp);
361         return 0;
362 }
363
364 static struct drm_info_list rs400_gart_info_list[] = {
365         {"rs400_gart_info", rs400_debugfs_gart_info, 0, NULL},
366 };
367 #endif
368
369 static int rs400_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
370 {
371 #if defined(CONFIG_DEBUG_FS)
372         return radeon_debugfs_add_files(rdev, rs400_gart_info_list, 1);
373 #else
374         return 0;
375 #endif
376 }
377
378 static void rs400_mc_program(struct radeon_device *rdev)
379 {
380         struct r100_mc_save save;
381
382         /* Stops all mc clients */
383         r100_mc_stop(rdev, &save);
384
385         /* Wait for mc idle */
386         if (rs400_mc_wait_for_idle(rdev))
387                 dev_warn(rdev->dev, "rs400: Wait MC idle timeout before updating MC.\n");
388         WREG32(R_000148_MC_FB_LOCATION,
389                 S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
390                 S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
391
392         r100_mc_resume(rdev, &save);
393 }
394
395 static int rs400_startup(struct radeon_device *rdev)
396 {
397         int r;
398
399         r100_set_common_regs(rdev);
400
401         rs400_mc_program(rdev);
402         /* Resume clock */
403         r300_clock_startup(rdev);
404         /* Initialize GPU configuration (# pipes, ...) */
405         rs400_gpu_init(rdev);
406         r100_enable_bm(rdev);
407         /* Initialize GART (initialize after TTM so we can allocate
408          * memory through TTM but finalize after TTM) */
409         r = rs400_gart_enable(rdev);
410         if (r)
411                 return r;
412
413         /* allocate wb buffer */
414         r = radeon_wb_init(rdev);
415         if (r)
416                 return r;
417
418         r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
419         if (r) {
420                 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
421                 return r;
422         }
423
424         /* Enable IRQ */
425         if (!rdev->irq.installed) {
426                 r = radeon_irq_kms_init(rdev);
427                 if (r)
428                         return r;
429         }
430
431         r100_irq_set(rdev);
432         rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
433         /* 1M ring buffer */
434         r = r100_cp_init(rdev, 1024 * 1024);
435         if (r) {
436                 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
437                 return r;
438         }
439
440         r = radeon_ib_pool_init(rdev);
441         if (r) {
442                 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
443                 return r;
444         }
445
446         return 0;
447 }
448
449 int rs400_resume(struct radeon_device *rdev)
450 {
451         int r;
452
453         /* Make sur GART are not working */
454         rs400_gart_disable(rdev);
455         /* Resume clock before doing reset */
456         r300_clock_startup(rdev);
457         /* setup MC before calling post tables */
458         rs400_mc_program(rdev);
459         /* Reset gpu before posting otherwise ATOM will enter infinite loop */
460         if (radeon_asic_reset(rdev)) {
461                 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
462                         RREG32(R_000E40_RBBM_STATUS),
463                         RREG32(R_0007C0_CP_STAT));
464         }
465         /* post */
466         radeon_combios_asic_init(rdev->ddev);
467         /* Resume clock after posting */
468         r300_clock_startup(rdev);
469         /* Initialize surface registers */
470         radeon_surface_init(rdev);
471
472         rdev->accel_working = true;
473         r = rs400_startup(rdev);
474         if (r) {
475                 rdev->accel_working = false;
476         }
477         return r;
478 }
479
480 int rs400_suspend(struct radeon_device *rdev)
481 {
482         r100_cp_disable(rdev);
483         radeon_wb_disable(rdev);
484         r100_irq_disable(rdev);
485         rs400_gart_disable(rdev);
486         return 0;
487 }
488
489 void rs400_fini(struct radeon_device *rdev)
490 {
491         r100_cp_fini(rdev);
492         radeon_wb_fini(rdev);
493         radeon_ib_pool_fini(rdev);
494         radeon_gem_fini(rdev);
495         rs400_gart_fini(rdev);
496         radeon_irq_kms_fini(rdev);
497         radeon_fence_driver_fini(rdev);
498         radeon_bo_fini(rdev);
499         radeon_atombios_fini(rdev);
500         kfree(rdev->bios);
501         rdev->bios = NULL;
502 }
503
504 int rs400_init(struct radeon_device *rdev)
505 {
506         int r;
507
508         /* Disable VGA */
509         r100_vga_render_disable(rdev);
510         /* Initialize scratch registers */
511         radeon_scratch_init(rdev);
512         /* Initialize surface registers */
513         radeon_surface_init(rdev);
514         /* TODO: disable VGA need to use VGA request */
515         /* restore some register to sane defaults */
516         r100_restore_sanity(rdev);
517         /* BIOS*/
518         if (!radeon_get_bios(rdev)) {
519                 if (ASIC_IS_AVIVO(rdev))
520                         return -EINVAL;
521         }
522         if (rdev->is_atom_bios) {
523                 dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
524                 return -EINVAL;
525         } else {
526                 r = radeon_combios_init(rdev);
527                 if (r)
528                         return r;
529         }
530         /* Reset gpu before posting otherwise ATOM will enter infinite loop */
531         if (radeon_asic_reset(rdev)) {
532                 dev_warn(rdev->dev,
533                         "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
534                         RREG32(R_000E40_RBBM_STATUS),
535                         RREG32(R_0007C0_CP_STAT));
536         }
537         /* check if cards are posted or not */
538         if (radeon_boot_test_post_card(rdev) == false)
539                 return -EINVAL;
540
541         /* Initialize clocks */
542         radeon_get_clock_info(rdev->ddev);
543         /* initialize memory controller */
544         rs400_mc_init(rdev);
545         /* Fence driver */
546         r = radeon_fence_driver_init(rdev);
547         if (r)
548                 return r;
549         /* Memory manager */
550         r = radeon_bo_init(rdev);
551         if (r)
552                 return r;
553         r = rs400_gart_init(rdev);
554         if (r)
555                 return r;
556         r300_set_reg_safe(rdev);
557
558         rdev->accel_working = true;
559         r = rs400_startup(rdev);
560         if (r) {
561                 /* Somethings want wront with the accel init stop accel */
562                 dev_err(rdev->dev, "Disabling GPU acceleration\n");
563                 r100_cp_fini(rdev);
564                 radeon_wb_fini(rdev);
565                 radeon_ib_pool_fini(rdev);
566                 rs400_gart_fini(rdev);
567                 radeon_irq_kms_fini(rdev);
568                 rdev->accel_working = false;
569         }
570         return 0;
571 }