2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
28 * $FreeBSD: head/sys/dev/drm2/radeon/r600.c 254885 2013-08-25 19:37:15Z dumbbell $
32 #include <uapi_drm/radeon_drm.h>
34 #include "radeon_asic.h"
35 #include "radeon_mode.h"
39 #include "radeon_ucode.h"
43 MODULE_FIRMWARE("radeon/R600_pfp.bin");
44 MODULE_FIRMWARE("radeon/R600_me.bin");
45 MODULE_FIRMWARE("radeon/RV610_pfp.bin");
46 MODULE_FIRMWARE("radeon/RV610_me.bin");
47 MODULE_FIRMWARE("radeon/RV630_pfp.bin");
48 MODULE_FIRMWARE("radeon/RV630_me.bin");
49 MODULE_FIRMWARE("radeon/RV620_pfp.bin");
50 MODULE_FIRMWARE("radeon/RV620_me.bin");
51 MODULE_FIRMWARE("radeon/RV635_pfp.bin");
52 MODULE_FIRMWARE("radeon/RV635_me.bin");
53 MODULE_FIRMWARE("radeon/RV670_pfp.bin");
54 MODULE_FIRMWARE("radeon/RV670_me.bin");
55 MODULE_FIRMWARE("radeon/RS780_pfp.bin");
56 MODULE_FIRMWARE("radeon/RS780_me.bin");
57 MODULE_FIRMWARE("radeon/RV770_pfp.bin");
58 MODULE_FIRMWARE("radeon/RV770_me.bin");
59 MODULE_FIRMWARE("radeon/RV770_smc.bin");
60 MODULE_FIRMWARE("radeon/RV730_pfp.bin");
61 MODULE_FIRMWARE("radeon/RV730_me.bin");
62 MODULE_FIRMWARE("radeon/RV730_smc.bin");
63 MODULE_FIRMWARE("radeon/RV740_smc.bin");
64 MODULE_FIRMWARE("radeon/RV710_pfp.bin");
65 MODULE_FIRMWARE("radeon/RV710_me.bin");
66 MODULE_FIRMWARE("radeon/RV710_smc.bin");
67 MODULE_FIRMWARE("radeon/R600_rlc.bin");
68 MODULE_FIRMWARE("radeon/R700_rlc.bin");
69 MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
70 MODULE_FIRMWARE("radeon/CEDAR_me.bin");
71 MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
72 MODULE_FIRMWARE("radeon/CEDAR_smc.bin");
73 MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
74 MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
75 MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
76 MODULE_FIRMWARE("radeon/REDWOOD_smc.bin");
77 MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
78 MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
79 MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
80 MODULE_FIRMWARE("radeon/JUNIPER_smc.bin");
81 MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
82 MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
83 MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
84 MODULE_FIRMWARE("radeon/CYPRESS_smc.bin");
85 MODULE_FIRMWARE("radeon/PALM_pfp.bin");
86 MODULE_FIRMWARE("radeon/PALM_me.bin");
87 MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
88 MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
89 MODULE_FIRMWARE("radeon/SUMO_me.bin");
90 MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
91 MODULE_FIRMWARE("radeon/SUMO2_me.bin");
92 MODULE_FIRMWARE("radeon/OLAND_pfp.bin");
93 MODULE_FIRMWARE("radeon/OLAND_me.bin");
94 MODULE_FIRMWARE("radeon/OLAND_ce.bin");
95 MODULE_FIRMWARE("radeon/OLAND_mc.bin");
96 MODULE_FIRMWARE("radeon/OLAND_rlc.bin");
97 #endif /* DUMBBELL_WIP */
99 static const u32 crtc_offsets[2] =
102 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
105 int r600_debugfs_mc_info_init(struct radeon_device *rdev);
107 /* r600,rv610,rv630,rv620,rv635,rv670 */
108 static void r600_gpu_init(struct radeon_device *rdev);
109 void r600_irq_disable(struct radeon_device *rdev);
110 static void r600_pcie_gen2_enable(struct radeon_device *rdev);
113 * r600_get_xclk - get the xclk
115 * @rdev: radeon_device pointer
117 * Returns the reference clock used by the gfx engine
118 * (r6xx, IGPs, APUs).
120 u32 r600_get_xclk(struct radeon_device *rdev)
122 return rdev->clock.spll.reference_freq;
125 /* get temperature in millidegrees */
126 int rv6xx_get_temp(struct radeon_device *rdev)
128 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
130 int actual_temp = temp & 0xff;
135 return actual_temp * 1000;
138 void r600_pm_get_dynpm_state(struct radeon_device *rdev)
142 rdev->pm.dynpm_can_upclock = true;
143 rdev->pm.dynpm_can_downclock = true;
145 /* power state array is low to high, default is first */
146 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
147 int min_power_state_index = 0;
149 if (rdev->pm.num_power_states > 2)
150 min_power_state_index = 1;
152 switch (rdev->pm.dynpm_planned_action) {
153 case DYNPM_ACTION_MINIMUM:
154 rdev->pm.requested_power_state_index = min_power_state_index;
155 rdev->pm.requested_clock_mode_index = 0;
156 rdev->pm.dynpm_can_downclock = false;
158 case DYNPM_ACTION_DOWNCLOCK:
159 if (rdev->pm.current_power_state_index == min_power_state_index) {
160 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
161 rdev->pm.dynpm_can_downclock = false;
163 if (rdev->pm.active_crtc_count > 1) {
164 for (i = 0; i < rdev->pm.num_power_states; i++) {
165 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
167 else if (i >= rdev->pm.current_power_state_index) {
168 rdev->pm.requested_power_state_index =
169 rdev->pm.current_power_state_index;
172 rdev->pm.requested_power_state_index = i;
177 if (rdev->pm.current_power_state_index == 0)
178 rdev->pm.requested_power_state_index =
179 rdev->pm.num_power_states - 1;
181 rdev->pm.requested_power_state_index =
182 rdev->pm.current_power_state_index - 1;
185 rdev->pm.requested_clock_mode_index = 0;
186 /* don't use the power state if crtcs are active and no display flag is set */
187 if ((rdev->pm.active_crtc_count > 0) &&
188 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
189 clock_info[rdev->pm.requested_clock_mode_index].flags &
190 RADEON_PM_MODE_NO_DISPLAY)) {
191 rdev->pm.requested_power_state_index++;
194 case DYNPM_ACTION_UPCLOCK:
195 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
196 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
197 rdev->pm.dynpm_can_upclock = false;
199 if (rdev->pm.active_crtc_count > 1) {
200 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
201 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
203 else if (i <= rdev->pm.current_power_state_index) {
204 rdev->pm.requested_power_state_index =
205 rdev->pm.current_power_state_index;
208 rdev->pm.requested_power_state_index = i;
213 rdev->pm.requested_power_state_index =
214 rdev->pm.current_power_state_index + 1;
216 rdev->pm.requested_clock_mode_index = 0;
218 case DYNPM_ACTION_DEFAULT:
219 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
220 rdev->pm.requested_clock_mode_index = 0;
221 rdev->pm.dynpm_can_upclock = false;
223 case DYNPM_ACTION_NONE:
225 DRM_ERROR("Requested mode for not defined action\n");
229 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
230 /* for now just select the first power state and switch between clock modes */
231 /* power state array is low to high, default is first (0) */
232 if (rdev->pm.active_crtc_count > 1) {
233 rdev->pm.requested_power_state_index = -1;
234 /* start at 1 as we don't want the default mode */
235 for (i = 1; i < rdev->pm.num_power_states; i++) {
236 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
238 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
239 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
240 rdev->pm.requested_power_state_index = i;
244 /* if nothing selected, grab the default state. */
245 if (rdev->pm.requested_power_state_index == -1)
246 rdev->pm.requested_power_state_index = 0;
248 rdev->pm.requested_power_state_index = 1;
250 switch (rdev->pm.dynpm_planned_action) {
251 case DYNPM_ACTION_MINIMUM:
252 rdev->pm.requested_clock_mode_index = 0;
253 rdev->pm.dynpm_can_downclock = false;
255 case DYNPM_ACTION_DOWNCLOCK:
256 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
257 if (rdev->pm.current_clock_mode_index == 0) {
258 rdev->pm.requested_clock_mode_index = 0;
259 rdev->pm.dynpm_can_downclock = false;
261 rdev->pm.requested_clock_mode_index =
262 rdev->pm.current_clock_mode_index - 1;
264 rdev->pm.requested_clock_mode_index = 0;
265 rdev->pm.dynpm_can_downclock = false;
267 /* don't use the power state if crtcs are active and no display flag is set */
268 if ((rdev->pm.active_crtc_count > 0) &&
269 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
270 clock_info[rdev->pm.requested_clock_mode_index].flags &
271 RADEON_PM_MODE_NO_DISPLAY)) {
272 rdev->pm.requested_clock_mode_index++;
275 case DYNPM_ACTION_UPCLOCK:
276 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
277 if (rdev->pm.current_clock_mode_index ==
278 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
279 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
280 rdev->pm.dynpm_can_upclock = false;
282 rdev->pm.requested_clock_mode_index =
283 rdev->pm.current_clock_mode_index + 1;
285 rdev->pm.requested_clock_mode_index =
286 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
287 rdev->pm.dynpm_can_upclock = false;
290 case DYNPM_ACTION_DEFAULT:
291 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
292 rdev->pm.requested_clock_mode_index = 0;
293 rdev->pm.dynpm_can_upclock = false;
295 case DYNPM_ACTION_NONE:
297 DRM_ERROR("Requested mode for not defined action\n");
302 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
303 rdev->pm.power_state[rdev->pm.requested_power_state_index].
304 clock_info[rdev->pm.requested_clock_mode_index].sclk,
305 rdev->pm.power_state[rdev->pm.requested_power_state_index].
306 clock_info[rdev->pm.requested_clock_mode_index].mclk,
307 rdev->pm.power_state[rdev->pm.requested_power_state_index].
311 void rs780_pm_init_profile(struct radeon_device *rdev)
313 if (rdev->pm.num_power_states == 2) {
315 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
316 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
317 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
318 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
320 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
321 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
322 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
323 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
325 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
326 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
327 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
328 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
330 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
331 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
332 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
333 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
335 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
336 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
337 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
338 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
340 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
341 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
342 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
343 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
345 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
346 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
347 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
348 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
349 } else if (rdev->pm.num_power_states == 3) {
351 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
352 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
353 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
354 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
356 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
357 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
358 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
359 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
361 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
362 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
363 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
364 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
366 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
367 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
368 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
369 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
371 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
372 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
373 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
374 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
376 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
377 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
378 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
379 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
381 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
382 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
383 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
384 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
387 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
388 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
389 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
390 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
392 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
393 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
394 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
395 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
397 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
398 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
399 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
400 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
402 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
403 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
404 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
405 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
407 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
408 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
409 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
410 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
412 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
413 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
414 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
415 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
417 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
418 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
419 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
420 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
424 void r600_pm_init_profile(struct radeon_device *rdev)
428 if (rdev->family == CHIP_R600) {
431 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
432 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
433 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
434 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
436 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
437 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
438 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
439 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
441 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
442 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
443 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
444 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
446 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
447 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
448 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
449 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
451 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
452 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
453 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
454 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
456 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
457 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
458 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
459 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
461 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
462 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
463 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
464 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
466 if (rdev->pm.num_power_states < 4) {
468 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
469 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
470 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
471 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
473 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
474 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
475 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
476 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
478 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
479 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
480 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
481 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
483 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
484 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
485 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
486 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
488 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
489 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
490 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
491 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
493 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
494 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
495 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
496 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
498 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
499 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
500 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
501 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
504 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
505 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
506 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
507 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
509 if (rdev->flags & RADEON_IS_MOBILITY)
510 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
512 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
513 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
514 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
515 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
516 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
518 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
519 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
520 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
521 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
523 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
524 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
525 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
526 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
527 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
529 if (rdev->flags & RADEON_IS_MOBILITY)
530 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
532 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
533 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
534 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
535 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
536 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
538 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
539 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
540 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
541 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
543 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
544 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
545 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
546 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
547 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
552 void r600_pm_misc(struct radeon_device *rdev)
554 int req_ps_idx = rdev->pm.requested_power_state_index;
555 int req_cm_idx = rdev->pm.requested_clock_mode_index;
556 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
557 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
559 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
560 /* 0xff01 is a flag rather then an actual voltage */
561 if (voltage->voltage == 0xff01)
563 if (voltage->voltage != rdev->pm.current_vddc) {
564 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
565 rdev->pm.current_vddc = voltage->voltage;
566 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
571 bool r600_gui_idle(struct radeon_device *rdev)
573 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
579 /* hpd for digital panel detect/disconnect */
580 bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
582 bool connected = false;
584 if (ASIC_IS_DCE3(rdev)) {
587 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
591 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
595 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
599 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
604 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
608 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
617 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
621 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
625 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
635 void r600_hpd_set_polarity(struct radeon_device *rdev,
636 enum radeon_hpd_id hpd)
639 bool connected = r600_hpd_sense(rdev, hpd);
641 if (ASIC_IS_DCE3(rdev)) {
644 tmp = RREG32(DC_HPD1_INT_CONTROL);
646 tmp &= ~DC_HPDx_INT_POLARITY;
648 tmp |= DC_HPDx_INT_POLARITY;
649 WREG32(DC_HPD1_INT_CONTROL, tmp);
652 tmp = RREG32(DC_HPD2_INT_CONTROL);
654 tmp &= ~DC_HPDx_INT_POLARITY;
656 tmp |= DC_HPDx_INT_POLARITY;
657 WREG32(DC_HPD2_INT_CONTROL, tmp);
660 tmp = RREG32(DC_HPD3_INT_CONTROL);
662 tmp &= ~DC_HPDx_INT_POLARITY;
664 tmp |= DC_HPDx_INT_POLARITY;
665 WREG32(DC_HPD3_INT_CONTROL, tmp);
668 tmp = RREG32(DC_HPD4_INT_CONTROL);
670 tmp &= ~DC_HPDx_INT_POLARITY;
672 tmp |= DC_HPDx_INT_POLARITY;
673 WREG32(DC_HPD4_INT_CONTROL, tmp);
676 tmp = RREG32(DC_HPD5_INT_CONTROL);
678 tmp &= ~DC_HPDx_INT_POLARITY;
680 tmp |= DC_HPDx_INT_POLARITY;
681 WREG32(DC_HPD5_INT_CONTROL, tmp);
685 tmp = RREG32(DC_HPD6_INT_CONTROL);
687 tmp &= ~DC_HPDx_INT_POLARITY;
689 tmp |= DC_HPDx_INT_POLARITY;
690 WREG32(DC_HPD6_INT_CONTROL, tmp);
698 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
700 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
702 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
703 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
706 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
708 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
710 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
711 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
714 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
716 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
718 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
719 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
727 void r600_hpd_init(struct radeon_device *rdev)
729 struct drm_device *dev = rdev->ddev;
730 struct drm_connector *connector;
733 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
734 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
736 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
737 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
738 /* don't try to enable hpd on eDP or LVDS avoid breaking the
739 * aux dp channel on imac and help (but not completely fix)
740 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
744 if (ASIC_IS_DCE3(rdev)) {
745 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
746 if (ASIC_IS_DCE32(rdev))
749 switch (radeon_connector->hpd.hpd) {
751 WREG32(DC_HPD1_CONTROL, tmp);
754 WREG32(DC_HPD2_CONTROL, tmp);
757 WREG32(DC_HPD3_CONTROL, tmp);
760 WREG32(DC_HPD4_CONTROL, tmp);
764 WREG32(DC_HPD5_CONTROL, tmp);
767 WREG32(DC_HPD6_CONTROL, tmp);
773 switch (radeon_connector->hpd.hpd) {
775 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
778 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
781 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
787 enable |= 1 << radeon_connector->hpd.hpd;
788 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
790 radeon_irq_kms_enable_hpd(rdev, enable);
793 void r600_hpd_fini(struct radeon_device *rdev)
795 struct drm_device *dev = rdev->ddev;
796 struct drm_connector *connector;
797 unsigned disable = 0;
799 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
800 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
801 if (ASIC_IS_DCE3(rdev)) {
802 switch (radeon_connector->hpd.hpd) {
804 WREG32(DC_HPD1_CONTROL, 0);
807 WREG32(DC_HPD2_CONTROL, 0);
810 WREG32(DC_HPD3_CONTROL, 0);
813 WREG32(DC_HPD4_CONTROL, 0);
817 WREG32(DC_HPD5_CONTROL, 0);
820 WREG32(DC_HPD6_CONTROL, 0);
826 switch (radeon_connector->hpd.hpd) {
828 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
831 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
834 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
840 disable |= 1 << radeon_connector->hpd.hpd;
842 radeon_irq_kms_disable_hpd(rdev, disable);
848 void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
853 /* flush hdp cache so updates hit vram */
854 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
855 !(rdev->flags & RADEON_IS_AGP)) {
856 volatile uint32_t *ptr = rdev->gart.ptr;
859 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
860 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
861 * This seems to cause problems on some AGP cards. Just use the old
864 WREG32(HDP_DEBUG1, 0);
867 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
869 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
870 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
871 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
872 for (i = 0; i < rdev->usec_timeout; i++) {
874 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
875 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
877 DRM_ERROR("[drm] r600 flush TLB failed\n");
887 int r600_pcie_gart_init(struct radeon_device *rdev)
891 if (rdev->gart.robj) {
892 DRM_ERROR("R600 PCIE GART already initialized\n");
895 /* Initialize common gart structure */
896 r = radeon_gart_init(rdev);
899 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
900 return radeon_gart_table_vram_alloc(rdev);
903 static int r600_pcie_gart_enable(struct radeon_device *rdev)
908 if (rdev->gart.robj == NULL) {
909 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
912 r = radeon_gart_table_vram_pin(rdev);
915 radeon_gart_restore(rdev);
918 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
919 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
920 EFFECTIVE_L2_QUEUE_SIZE(7));
921 WREG32(VM_L2_CNTL2, 0);
922 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
923 /* Setup TLB control */
924 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
925 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
926 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
927 ENABLE_WAIT_L2_QUERY;
928 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
929 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
930 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
931 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
932 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
933 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
934 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
935 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
936 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
937 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
938 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
939 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
940 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
941 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
942 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
943 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
944 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
945 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
946 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
947 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
948 (u32)(rdev->dummy_page.addr >> 12));
949 for (i = 1; i < 7; i++)
950 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
952 r600_pcie_gart_tlb_flush(rdev);
953 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
954 (unsigned)(rdev->mc.gtt_size >> 20),
955 (unsigned long long)rdev->gart.table_addr);
956 rdev->gart.ready = true;
960 static void r600_pcie_gart_disable(struct radeon_device *rdev)
965 /* Disable all tables */
966 for (i = 0; i < 7; i++)
967 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
969 /* Disable L2 cache */
970 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
971 EFFECTIVE_L2_QUEUE_SIZE(7));
972 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
973 /* Setup L1 TLB control */
974 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
975 ENABLE_WAIT_L2_QUERY;
976 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
977 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
978 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
979 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
980 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
981 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
982 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
983 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
984 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
985 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
986 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
987 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
988 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
989 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
990 radeon_gart_table_vram_unpin(rdev);
993 static void r600_pcie_gart_fini(struct radeon_device *rdev)
995 radeon_gart_fini(rdev);
996 r600_pcie_gart_disable(rdev);
997 radeon_gart_table_vram_free(rdev);
1000 static void r600_agp_enable(struct radeon_device *rdev)
1005 /* Setup L2 cache */
1006 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1007 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1008 EFFECTIVE_L2_QUEUE_SIZE(7));
1009 WREG32(VM_L2_CNTL2, 0);
1010 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1011 /* Setup TLB control */
1012 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1013 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1014 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1015 ENABLE_WAIT_L2_QUERY;
1016 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1017 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1018 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1019 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1020 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1021 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1022 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1023 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1024 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1025 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1026 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1027 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1028 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1029 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1030 for (i = 0; i < 7; i++)
1031 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1034 int r600_mc_wait_for_idle(struct radeon_device *rdev)
1039 for (i = 0; i < rdev->usec_timeout; i++) {
1040 /* read MC_STATUS */
1041 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1049 uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
1053 WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
1054 r = RREG32(R_0028FC_MC_DATA);
1055 WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
1059 void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1061 WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
1062 S_0028F8_MC_IND_WR_EN(1));
1063 WREG32(R_0028FC_MC_DATA, v);
1064 WREG32(R_0028F8_MC_INDEX, 0x7F);
1067 static void r600_mc_program(struct radeon_device *rdev)
1069 struct rv515_mc_save save;
1073 /* Initialize HDP */
1074 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1075 WREG32((0x2c14 + j), 0x00000000);
1076 WREG32((0x2c18 + j), 0x00000000);
1077 WREG32((0x2c1c + j), 0x00000000);
1078 WREG32((0x2c20 + j), 0x00000000);
1079 WREG32((0x2c24 + j), 0x00000000);
1081 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1083 rv515_mc_stop(rdev, &save);
1084 if (r600_mc_wait_for_idle(rdev)) {
1085 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1087 /* Lockout access through VGA aperture (doesn't exist before R600) */
1088 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
1089 /* Update configuration */
1090 if (rdev->flags & RADEON_IS_AGP) {
1091 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1092 /* VRAM before AGP */
1093 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1094 rdev->mc.vram_start >> 12);
1095 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1096 rdev->mc.gtt_end >> 12);
1098 /* VRAM after AGP */
1099 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1100 rdev->mc.gtt_start >> 12);
1101 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1102 rdev->mc.vram_end >> 12);
1105 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1106 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1108 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
1109 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
1110 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1111 WREG32(MC_VM_FB_LOCATION, tmp);
1112 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1113 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
1114 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
1115 if (rdev->flags & RADEON_IS_AGP) {
1116 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1117 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
1118 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1120 WREG32(MC_VM_AGP_BASE, 0);
1121 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1122 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1124 if (r600_mc_wait_for_idle(rdev)) {
1125 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1127 rv515_mc_resume(rdev, &save);
1128 /* we need to own VRAM, so turn off the VGA renderer here
1129 * to stop it overwriting our objects */
1130 rv515_vga_render_disable(rdev);
1134 * r600_vram_gtt_location - try to find VRAM & GTT location
1135 * @rdev: radeon device structure holding all necessary informations
1136 * @mc: memory controller structure holding memory informations
1138 * Function will place try to place VRAM at same place as in CPU (PCI)
1139 * address space as some GPU seems to have issue when we reprogram at
1140 * different address space.
1142 * If there is not enough space to fit the unvisible VRAM after the
1143 * aperture then we limit the VRAM size to the aperture.
1145 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1146 * them to be in one from GPU point of view so that we can program GPU to
1147 * catch access outside them (weird GPU policy see ??).
1149 * This function will never fails, worst case are limiting VRAM or GTT.
1151 * Note: GTT start, end, size should be initialized before calling this
1152 * function on AGP platform.
1154 static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
1156 u64 size_bf, size_af;
1158 if (mc->mc_vram_size > 0xE0000000) {
1159 /* leave room for at least 512M GTT */
1160 dev_warn(rdev->dev, "limiting VRAM\n");
1161 mc->real_vram_size = 0xE0000000;
1162 mc->mc_vram_size = 0xE0000000;
1164 if (rdev->flags & RADEON_IS_AGP) {
1165 size_bf = mc->gtt_start;
1166 size_af = mc->mc_mask - mc->gtt_end;
1167 if (size_bf > size_af) {
1168 if (mc->mc_vram_size > size_bf) {
1169 dev_warn(rdev->dev, "limiting VRAM\n");
1170 mc->real_vram_size = size_bf;
1171 mc->mc_vram_size = size_bf;
1173 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1175 if (mc->mc_vram_size > size_af) {
1176 dev_warn(rdev->dev, "limiting VRAM\n");
1177 mc->real_vram_size = size_af;
1178 mc->mc_vram_size = size_af;
1180 mc->vram_start = mc->gtt_end + 1;
1182 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1183 dev_info(rdev->dev, "VRAM: %juM 0x%08jX - 0x%08jX (%juM used)\n",
1184 (uintmax_t)mc->mc_vram_size >> 20, (uintmax_t)mc->vram_start,
1185 (uintmax_t)mc->vram_end, (uintmax_t)mc->real_vram_size >> 20);
1188 if (rdev->flags & RADEON_IS_IGP) {
1189 base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
1192 radeon_vram_location(rdev, &rdev->mc, base);
1193 rdev->mc.gtt_base_align = 0;
1194 radeon_gtt_location(rdev, mc);
1198 static int r600_mc_init(struct radeon_device *rdev)
1201 int chansize, numchan;
1202 uint32_t h_addr, l_addr;
1203 unsigned long long k8_addr;
1205 /* Get VRAM informations */
1206 rdev->mc.vram_is_ddr = true;
1207 tmp = RREG32(RAMCFG);
1208 if (tmp & CHANSIZE_OVERRIDE) {
1210 } else if (tmp & CHANSIZE_MASK) {
1215 tmp = RREG32(CHMAP);
1216 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1231 rdev->mc.vram_width = numchan * chansize;
1232 /* Could aper size report 0 ? */
1233 rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
1234 rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
1235 /* Setup GPU memory space */
1236 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1237 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
1238 rdev->mc.visible_vram_size = rdev->mc.aper_size;
1239 r600_vram_gtt_location(rdev, &rdev->mc);
1241 if (rdev->flags & RADEON_IS_IGP) {
1242 rs690_pm_info(rdev);
1243 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
1245 if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
1246 /* Use K8 direct mapping for fast fb access. */
1247 rdev->fastfb_working = false;
1248 h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
1249 l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
1250 k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
1251 #if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
1252 if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
1255 /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
1256 * memory is present.
1258 if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
1259 DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
1260 (unsigned long long)rdev->mc.aper_base, k8_addr);
1261 rdev->mc.aper_base = (resource_size_t)k8_addr;
1262 rdev->fastfb_working = true;
1268 radeon_update_bandwidth_info(rdev);
1272 int r600_vram_scratch_init(struct radeon_device *rdev)
1275 void *vram_scratch_ptr_ptr;
1277 if (rdev->vram_scratch.robj == NULL) {
1278 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
1279 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
1280 NULL, &rdev->vram_scratch.robj);
1286 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1287 if (unlikely(r != 0)) {
1288 radeon_bo_unref(&rdev->vram_scratch.robj);
1291 r = radeon_bo_pin(rdev->vram_scratch.robj,
1292 RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
1294 radeon_bo_unreserve(rdev->vram_scratch.robj);
1295 radeon_bo_unref(&rdev->vram_scratch.robj);
1298 vram_scratch_ptr_ptr = &rdev->vram_scratch.ptr;
1299 r = radeon_bo_kmap(rdev->vram_scratch.robj,
1300 vram_scratch_ptr_ptr);
1302 radeon_bo_unpin(rdev->vram_scratch.robj);
1303 radeon_bo_unreserve(rdev->vram_scratch.robj);
1305 radeon_bo_unref(&rdev->vram_scratch.robj);
1310 void r600_vram_scratch_fini(struct radeon_device *rdev)
1314 if (rdev->vram_scratch.robj == NULL) {
1317 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1318 if (likely(r == 0)) {
1319 radeon_bo_kunmap(rdev->vram_scratch.robj);
1320 radeon_bo_unpin(rdev->vram_scratch.robj);
1321 radeon_bo_unreserve(rdev->vram_scratch.robj);
1323 radeon_bo_unref(&rdev->vram_scratch.robj);
1326 void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
1328 u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
1331 tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1333 tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1335 WREG32(R600_BIOS_3_SCRATCH, tmp);
1338 static void r600_print_gpu_status_regs(struct radeon_device *rdev)
1340 dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
1341 RREG32(R_008010_GRBM_STATUS));
1342 dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
1343 RREG32(R_008014_GRBM_STATUS2));
1344 dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
1345 RREG32(R_000E50_SRBM_STATUS));
1346 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
1347 RREG32(CP_STALLED_STAT1));
1348 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
1349 RREG32(CP_STALLED_STAT2));
1350 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
1351 RREG32(CP_BUSY_STAT));
1352 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
1354 dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
1355 RREG32(DMA_STATUS_REG));
1358 static bool r600_is_display_hung(struct radeon_device *rdev)
1364 for (i = 0; i < rdev->num_crtc; i++) {
1365 if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
1366 crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1367 crtc_hung |= (1 << i);
1371 for (j = 0; j < 10; j++) {
1372 for (i = 0; i < rdev->num_crtc; i++) {
1373 if (crtc_hung & (1 << i)) {
1374 tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1375 if (tmp != crtc_status[i])
1376 crtc_hung &= ~(1 << i);
1387 static u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
1393 tmp = RREG32(R_008010_GRBM_STATUS);
1394 if (rdev->family >= CHIP_RV770) {
1395 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1396 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1397 G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1398 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1399 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1400 reset_mask |= RADEON_RESET_GFX;
1402 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1403 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1404 G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1405 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1406 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1407 reset_mask |= RADEON_RESET_GFX;
1410 if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
1411 G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
1412 reset_mask |= RADEON_RESET_CP;
1414 if (G_008010_GRBM_EE_BUSY(tmp))
1415 reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
1417 /* DMA_STATUS_REG */
1418 tmp = RREG32(DMA_STATUS_REG);
1419 if (!(tmp & DMA_IDLE))
1420 reset_mask |= RADEON_RESET_DMA;
1423 tmp = RREG32(R_000E50_SRBM_STATUS);
1424 if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
1425 reset_mask |= RADEON_RESET_RLC;
1427 if (G_000E50_IH_BUSY(tmp))
1428 reset_mask |= RADEON_RESET_IH;
1430 if (G_000E50_SEM_BUSY(tmp))
1431 reset_mask |= RADEON_RESET_SEM;
1433 if (G_000E50_GRBM_RQ_PENDING(tmp))
1434 reset_mask |= RADEON_RESET_GRBM;
1436 if (G_000E50_VMC_BUSY(tmp))
1437 reset_mask |= RADEON_RESET_VMC;
1439 if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
1440 G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
1441 G_000E50_MCDW_BUSY(tmp))
1442 reset_mask |= RADEON_RESET_MC;
1444 if (r600_is_display_hung(rdev))
1445 reset_mask |= RADEON_RESET_DISPLAY;
1447 /* Skip MC reset as it's mostly likely not hung, just busy */
1448 if (reset_mask & RADEON_RESET_MC) {
1449 DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
1450 reset_mask &= ~RADEON_RESET_MC;
1456 static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
1458 struct rv515_mc_save save;
1459 u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
1462 if (reset_mask == 0)
1465 dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
1467 r600_print_gpu_status_regs(rdev);
1469 /* Disable CP parsing/prefetching */
1470 if (rdev->family >= CHIP_RV770)
1471 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
1473 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
1475 /* disable the RLC */
1476 WREG32(RLC_CNTL, 0);
1478 if (reset_mask & RADEON_RESET_DMA) {
1480 tmp = RREG32(DMA_RB_CNTL);
1481 tmp &= ~DMA_RB_ENABLE;
1482 WREG32(DMA_RB_CNTL, tmp);
1487 rv515_mc_stop(rdev, &save);
1488 if (r600_mc_wait_for_idle(rdev)) {
1489 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1492 if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
1493 if (rdev->family >= CHIP_RV770)
1494 grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
1495 S_008020_SOFT_RESET_CB(1) |
1496 S_008020_SOFT_RESET_PA(1) |
1497 S_008020_SOFT_RESET_SC(1) |
1498 S_008020_SOFT_RESET_SPI(1) |
1499 S_008020_SOFT_RESET_SX(1) |
1500 S_008020_SOFT_RESET_SH(1) |
1501 S_008020_SOFT_RESET_TC(1) |
1502 S_008020_SOFT_RESET_TA(1) |
1503 S_008020_SOFT_RESET_VC(1) |
1504 S_008020_SOFT_RESET_VGT(1);
1506 grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
1507 S_008020_SOFT_RESET_DB(1) |
1508 S_008020_SOFT_RESET_CB(1) |
1509 S_008020_SOFT_RESET_PA(1) |
1510 S_008020_SOFT_RESET_SC(1) |
1511 S_008020_SOFT_RESET_SMX(1) |
1512 S_008020_SOFT_RESET_SPI(1) |
1513 S_008020_SOFT_RESET_SX(1) |
1514 S_008020_SOFT_RESET_SH(1) |
1515 S_008020_SOFT_RESET_TC(1) |
1516 S_008020_SOFT_RESET_TA(1) |
1517 S_008020_SOFT_RESET_VC(1) |
1518 S_008020_SOFT_RESET_VGT(1);
1521 if (reset_mask & RADEON_RESET_CP) {
1522 grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
1523 S_008020_SOFT_RESET_VGT(1);
1525 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1528 if (reset_mask & RADEON_RESET_DMA) {
1529 if (rdev->family >= CHIP_RV770)
1530 srbm_soft_reset |= RV770_SOFT_RESET_DMA;
1532 srbm_soft_reset |= SOFT_RESET_DMA;
1535 if (reset_mask & RADEON_RESET_RLC)
1536 srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
1538 if (reset_mask & RADEON_RESET_SEM)
1539 srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
1541 if (reset_mask & RADEON_RESET_IH)
1542 srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
1544 if (reset_mask & RADEON_RESET_GRBM)
1545 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1547 if (!(rdev->flags & RADEON_IS_IGP)) {
1548 if (reset_mask & RADEON_RESET_MC)
1549 srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
1552 if (reset_mask & RADEON_RESET_VMC)
1553 srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
1555 if (grbm_soft_reset) {
1556 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1557 tmp |= grbm_soft_reset;
1558 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1559 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1560 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1564 tmp &= ~grbm_soft_reset;
1565 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1566 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1569 if (srbm_soft_reset) {
1570 tmp = RREG32(SRBM_SOFT_RESET);
1571 tmp |= srbm_soft_reset;
1572 dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1573 WREG32(SRBM_SOFT_RESET, tmp);
1574 tmp = RREG32(SRBM_SOFT_RESET);
1578 tmp &= ~srbm_soft_reset;
1579 WREG32(SRBM_SOFT_RESET, tmp);
1580 tmp = RREG32(SRBM_SOFT_RESET);
1583 /* Wait a little for things to settle down */
1586 rv515_mc_resume(rdev, &save);
1589 r600_print_gpu_status_regs(rdev);
1592 int r600_asic_reset(struct radeon_device *rdev)
1596 reset_mask = r600_gpu_check_soft_reset(rdev);
1599 r600_set_bios_scratch_engine_hung(rdev, true);
1601 r600_gpu_soft_reset(rdev, reset_mask);
1603 reset_mask = r600_gpu_check_soft_reset(rdev);
1606 r600_set_bios_scratch_engine_hung(rdev, false);
1612 * r600_gfx_is_lockup - Check if the GFX engine is locked up
1614 * @rdev: radeon_device pointer
1615 * @ring: radeon_ring structure holding ring information
1617 * Check if the GFX engine is locked up.
1618 * Returns true if the engine appears to be locked up, false if not.
1620 bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
1622 u32 reset_mask = r600_gpu_check_soft_reset(rdev);
1624 if (!(reset_mask & (RADEON_RESET_GFX |
1625 RADEON_RESET_COMPUTE |
1626 RADEON_RESET_CP))) {
1627 radeon_ring_lockup_update(ring);
1630 /* force CP activities */
1631 radeon_ring_force_activity(rdev, ring);
1632 return radeon_ring_test_lockup(rdev, ring);
1636 * r600_dma_is_lockup - Check if the DMA engine is locked up
1638 * @rdev: radeon_device pointer
1639 * @ring: radeon_ring structure holding ring information
1641 * Check if the async DMA engine is locked up.
1642 * Returns true if the engine appears to be locked up, false if not.
1644 bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
1646 u32 reset_mask = r600_gpu_check_soft_reset(rdev);
1648 if (!(reset_mask & RADEON_RESET_DMA)) {
1649 radeon_ring_lockup_update(ring);
1652 /* force ring activities */
1653 radeon_ring_force_activity(rdev, ring);
1654 return radeon_ring_test_lockup(rdev, ring);
1657 u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1658 u32 tiling_pipe_num,
1660 u32 total_max_rb_num,
1661 u32 disabled_rb_mask)
1663 u32 rendering_pipe_num, rb_num_width, req_rb_num;
1664 u32 pipe_rb_ratio, pipe_rb_remain, tmp;
1665 u32 data = 0, mask = 1 << (max_rb_num - 1);
1668 /* mask out the RBs that don't exist on that asic */
1669 tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
1670 /* make sure at least one RB is available */
1671 if ((tmp & 0xff) != 0xff)
1672 disabled_rb_mask = tmp;
1674 rendering_pipe_num = 1 << tiling_pipe_num;
1675 req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
1676 KASSERT(rendering_pipe_num >= req_rb_num, ("rendering_pipe_num < req_rb_num"));
1678 pipe_rb_ratio = rendering_pipe_num / req_rb_num;
1679 pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
1681 if (rdev->family <= CHIP_RV740) {
1689 for (i = 0; i < max_rb_num; i++) {
1690 if (!(mask & disabled_rb_mask)) {
1691 for (j = 0; j < pipe_rb_ratio; j++) {
1692 data <<= rb_num_width;
1693 data |= max_rb_num - i - 1;
1695 if (pipe_rb_remain) {
1696 data <<= rb_num_width;
1697 data |= max_rb_num - i - 1;
1707 int r600_count_pipe_bits(uint32_t val)
1709 return hweight32(val);
1712 static void r600_gpu_init(struct radeon_device *rdev)
1716 u32 cc_rb_backend_disable;
1717 u32 cc_gc_shader_pipe_config;
1721 u32 sq_gpr_resource_mgmt_1 = 0;
1722 u32 sq_gpr_resource_mgmt_2 = 0;
1723 u32 sq_thread_resource_mgmt = 0;
1724 u32 sq_stack_resource_mgmt_1 = 0;
1725 u32 sq_stack_resource_mgmt_2 = 0;
1726 u32 disabled_rb_mask;
1728 rdev->config.r600.tiling_group_size = 256;
1729 switch (rdev->family) {
1731 rdev->config.r600.max_pipes = 4;
1732 rdev->config.r600.max_tile_pipes = 8;
1733 rdev->config.r600.max_simds = 4;
1734 rdev->config.r600.max_backends = 4;
1735 rdev->config.r600.max_gprs = 256;
1736 rdev->config.r600.max_threads = 192;
1737 rdev->config.r600.max_stack_entries = 256;
1738 rdev->config.r600.max_hw_contexts = 8;
1739 rdev->config.r600.max_gs_threads = 16;
1740 rdev->config.r600.sx_max_export_size = 128;
1741 rdev->config.r600.sx_max_export_pos_size = 16;
1742 rdev->config.r600.sx_max_export_smx_size = 128;
1743 rdev->config.r600.sq_num_cf_insts = 2;
1747 rdev->config.r600.max_pipes = 2;
1748 rdev->config.r600.max_tile_pipes = 2;
1749 rdev->config.r600.max_simds = 3;
1750 rdev->config.r600.max_backends = 1;
1751 rdev->config.r600.max_gprs = 128;
1752 rdev->config.r600.max_threads = 192;
1753 rdev->config.r600.max_stack_entries = 128;
1754 rdev->config.r600.max_hw_contexts = 8;
1755 rdev->config.r600.max_gs_threads = 4;
1756 rdev->config.r600.sx_max_export_size = 128;
1757 rdev->config.r600.sx_max_export_pos_size = 16;
1758 rdev->config.r600.sx_max_export_smx_size = 128;
1759 rdev->config.r600.sq_num_cf_insts = 2;
1765 rdev->config.r600.max_pipes = 1;
1766 rdev->config.r600.max_tile_pipes = 1;
1767 rdev->config.r600.max_simds = 2;
1768 rdev->config.r600.max_backends = 1;
1769 rdev->config.r600.max_gprs = 128;
1770 rdev->config.r600.max_threads = 192;
1771 rdev->config.r600.max_stack_entries = 128;
1772 rdev->config.r600.max_hw_contexts = 4;
1773 rdev->config.r600.max_gs_threads = 4;
1774 rdev->config.r600.sx_max_export_size = 128;
1775 rdev->config.r600.sx_max_export_pos_size = 16;
1776 rdev->config.r600.sx_max_export_smx_size = 128;
1777 rdev->config.r600.sq_num_cf_insts = 1;
1780 rdev->config.r600.max_pipes = 4;
1781 rdev->config.r600.max_tile_pipes = 4;
1782 rdev->config.r600.max_simds = 4;
1783 rdev->config.r600.max_backends = 4;
1784 rdev->config.r600.max_gprs = 192;
1785 rdev->config.r600.max_threads = 192;
1786 rdev->config.r600.max_stack_entries = 256;
1787 rdev->config.r600.max_hw_contexts = 8;
1788 rdev->config.r600.max_gs_threads = 16;
1789 rdev->config.r600.sx_max_export_size = 128;
1790 rdev->config.r600.sx_max_export_pos_size = 16;
1791 rdev->config.r600.sx_max_export_smx_size = 128;
1792 rdev->config.r600.sq_num_cf_insts = 2;
1798 /* Initialize HDP */
1799 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1800 WREG32((0x2c14 + j), 0x00000000);
1801 WREG32((0x2c18 + j), 0x00000000);
1802 WREG32((0x2c1c + j), 0x00000000);
1803 WREG32((0x2c20 + j), 0x00000000);
1804 WREG32((0x2c24 + j), 0x00000000);
1807 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1811 ramcfg = RREG32(RAMCFG);
1812 switch (rdev->config.r600.max_tile_pipes) {
1814 tiling_config |= PIPE_TILING(0);
1817 tiling_config |= PIPE_TILING(1);
1820 tiling_config |= PIPE_TILING(2);
1823 tiling_config |= PIPE_TILING(3);
1828 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
1829 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
1830 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
1831 tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
1833 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1835 tiling_config |= ROW_TILING(3);
1836 tiling_config |= SAMPLE_SPLIT(3);
1838 tiling_config |= ROW_TILING(tmp);
1839 tiling_config |= SAMPLE_SPLIT(tmp);
1841 tiling_config |= BANK_SWAPS(1);
1843 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
1844 tmp = R6XX_MAX_BACKENDS -
1845 r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
1846 if (tmp < rdev->config.r600.max_backends) {
1847 rdev->config.r600.max_backends = tmp;
1850 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
1851 tmp = R6XX_MAX_PIPES -
1852 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
1853 if (tmp < rdev->config.r600.max_pipes) {
1854 rdev->config.r600.max_pipes = tmp;
1856 tmp = R6XX_MAX_SIMDS -
1857 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
1858 if (tmp < rdev->config.r600.max_simds) {
1859 rdev->config.r600.max_simds = tmp;
1862 disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
1863 tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
1864 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
1865 R6XX_MAX_BACKENDS, disabled_rb_mask);
1866 tiling_config |= tmp << 16;
1867 rdev->config.r600.backend_map = tmp;
1869 rdev->config.r600.tile_config = tiling_config;
1870 WREG32(GB_TILING_CONFIG, tiling_config);
1871 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1872 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
1873 WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
1875 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
1876 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1877 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1879 /* Setup some CP states */
1880 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1881 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1883 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1884 SYNC_WALKER | SYNC_ALIGNER));
1885 /* Setup various GPU states */
1886 if (rdev->family == CHIP_RV670)
1887 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1889 tmp = RREG32(SX_DEBUG_1);
1890 tmp |= SMX_EVENT_RELEASE;
1891 if ((rdev->family > CHIP_R600))
1892 tmp |= ENABLE_NEW_SMX_ADDRESS;
1893 WREG32(SX_DEBUG_1, tmp);
1895 if (((rdev->family) == CHIP_R600) ||
1896 ((rdev->family) == CHIP_RV630) ||
1897 ((rdev->family) == CHIP_RV610) ||
1898 ((rdev->family) == CHIP_RV620) ||
1899 ((rdev->family) == CHIP_RS780) ||
1900 ((rdev->family) == CHIP_RS880)) {
1901 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
1903 WREG32(DB_DEBUG, 0);
1905 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1906 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1908 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1909 WREG32(VGT_NUM_INSTANCES, 0);
1911 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
1912 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
1914 tmp = RREG32(SQ_MS_FIFO_SIZES);
1915 if (((rdev->family) == CHIP_RV610) ||
1916 ((rdev->family) == CHIP_RV620) ||
1917 ((rdev->family) == CHIP_RS780) ||
1918 ((rdev->family) == CHIP_RS880)) {
1919 tmp = (CACHE_FIFO_SIZE(0xa) |
1920 FETCH_FIFO_HIWATER(0xa) |
1921 DONE_FIFO_HIWATER(0xe0) |
1922 ALU_UPDATE_FIFO_HIWATER(0x8));
1923 } else if (((rdev->family) == CHIP_R600) ||
1924 ((rdev->family) == CHIP_RV630)) {
1925 tmp &= ~DONE_FIFO_HIWATER(0xff);
1926 tmp |= DONE_FIFO_HIWATER(0x4);
1928 WREG32(SQ_MS_FIFO_SIZES, tmp);
1930 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1931 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
1933 sq_config = RREG32(SQ_CONFIG);
1934 sq_config &= ~(PS_PRIO(3) |
1938 sq_config |= (DX9_CONSTS |
1945 if ((rdev->family) == CHIP_R600) {
1946 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
1948 NUM_CLAUSE_TEMP_GPRS(4));
1949 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
1951 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
1952 NUM_VS_THREADS(48) |
1955 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
1956 NUM_VS_STACK_ENTRIES(128));
1957 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
1958 NUM_ES_STACK_ENTRIES(0));
1959 } else if (((rdev->family) == CHIP_RV610) ||
1960 ((rdev->family) == CHIP_RV620) ||
1961 ((rdev->family) == CHIP_RS780) ||
1962 ((rdev->family) == CHIP_RS880)) {
1963 /* no vertex cache */
1964 sq_config &= ~VC_ENABLE;
1966 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1968 NUM_CLAUSE_TEMP_GPRS(2));
1969 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1971 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1972 NUM_VS_THREADS(78) |
1974 NUM_ES_THREADS(31));
1975 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1976 NUM_VS_STACK_ENTRIES(40));
1977 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1978 NUM_ES_STACK_ENTRIES(16));
1979 } else if (((rdev->family) == CHIP_RV630) ||
1980 ((rdev->family) == CHIP_RV635)) {
1981 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1983 NUM_CLAUSE_TEMP_GPRS(2));
1984 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
1986 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1987 NUM_VS_THREADS(78) |
1989 NUM_ES_THREADS(31));
1990 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1991 NUM_VS_STACK_ENTRIES(40));
1992 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1993 NUM_ES_STACK_ENTRIES(16));
1994 } else if ((rdev->family) == CHIP_RV670) {
1995 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1997 NUM_CLAUSE_TEMP_GPRS(2));
1998 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
2000 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
2001 NUM_VS_THREADS(78) |
2003 NUM_ES_THREADS(31));
2004 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
2005 NUM_VS_STACK_ENTRIES(64));
2006 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
2007 NUM_ES_STACK_ENTRIES(64));
2010 WREG32(SQ_CONFIG, sq_config);
2011 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
2012 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
2013 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
2014 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
2015 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
2017 if (((rdev->family) == CHIP_RV610) ||
2018 ((rdev->family) == CHIP_RV620) ||
2019 ((rdev->family) == CHIP_RS780) ||
2020 ((rdev->family) == CHIP_RS880)) {
2021 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
2023 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
2026 /* More default values. 2D/3D driver should adjust as needed */
2027 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
2028 S1_X(0x4) | S1_Y(0xc)));
2029 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
2030 S1_X(0x2) | S1_Y(0x2) |
2031 S2_X(0xa) | S2_Y(0x6) |
2032 S3_X(0x6) | S3_Y(0xa)));
2033 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
2034 S1_X(0x4) | S1_Y(0xc) |
2035 S2_X(0x1) | S2_Y(0x6) |
2036 S3_X(0xa) | S3_Y(0xe)));
2037 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
2038 S5_X(0x0) | S5_Y(0x0) |
2039 S6_X(0xb) | S6_Y(0x4) |
2040 S7_X(0x7) | S7_Y(0x8)));
2042 WREG32(VGT_STRMOUT_EN, 0);
2043 tmp = rdev->config.r600.max_pipes * 16;
2044 switch (rdev->family) {
2060 WREG32(VGT_ES_PER_GS, 128);
2061 WREG32(VGT_GS_PER_ES, tmp);
2062 WREG32(VGT_GS_PER_VS, 2);
2063 WREG32(VGT_GS_VERTEX_REUSE, 16);
2065 /* more default values. 2D/3D driver should adjust as needed */
2066 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
2067 WREG32(VGT_STRMOUT_EN, 0);
2069 WREG32(PA_SC_MODE_CNTL, 0);
2070 WREG32(PA_SC_AA_CONFIG, 0);
2071 WREG32(PA_SC_LINE_STIPPLE, 0);
2072 WREG32(SPI_INPUT_Z, 0);
2073 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
2074 WREG32(CB_COLOR7_FRAG, 0);
2076 /* Clear render buffer base addresses */
2077 WREG32(CB_COLOR0_BASE, 0);
2078 WREG32(CB_COLOR1_BASE, 0);
2079 WREG32(CB_COLOR2_BASE, 0);
2080 WREG32(CB_COLOR3_BASE, 0);
2081 WREG32(CB_COLOR4_BASE, 0);
2082 WREG32(CB_COLOR5_BASE, 0);
2083 WREG32(CB_COLOR6_BASE, 0);
2084 WREG32(CB_COLOR7_BASE, 0);
2085 WREG32(CB_COLOR7_FRAG, 0);
2087 switch (rdev->family) {
2092 tmp = TC_L2_SIZE(8);
2096 tmp = TC_L2_SIZE(4);
2099 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
2102 tmp = TC_L2_SIZE(0);
2105 WREG32(TC_CNTL, tmp);
2107 tmp = RREG32(HDP_HOST_PATH_CNTL);
2108 WREG32(HDP_HOST_PATH_CNTL, tmp);
2110 tmp = RREG32(ARB_POP);
2111 tmp |= ENABLE_TC128;
2112 WREG32(ARB_POP, tmp);
2114 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
2115 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
2117 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
2118 WREG32(VC_ENHANCE, 0);
2123 * Indirect registers accessor
2125 u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
2129 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2130 (void)RREG32(PCIE_PORT_INDEX);
2131 r = RREG32(PCIE_PORT_DATA);
2135 void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2137 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2138 (void)RREG32(PCIE_PORT_INDEX);
2139 WREG32(PCIE_PORT_DATA, (v));
2140 (void)RREG32(PCIE_PORT_DATA);
2146 void r600_cp_stop(struct radeon_device *rdev)
2148 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
2149 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
2150 WREG32(SCRATCH_UMSK, 0);
2151 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
2154 int r600_init_microcode(struct radeon_device *rdev)
2156 const char *chip_name;
2157 const char *rlc_chip_name;
2158 const char *smc_chip_name = "RV770";
2159 size_t pfp_req_size, me_req_size, rlc_req_size, smc_req_size = 0;
2165 switch (rdev->family) {
2168 rlc_chip_name = "R600";
2171 chip_name = "RV610";
2172 rlc_chip_name = "R600";
2175 chip_name = "RV630";
2176 rlc_chip_name = "R600";
2179 chip_name = "RV620";
2180 rlc_chip_name = "R600";
2183 chip_name = "RV635";
2184 rlc_chip_name = "R600";
2187 chip_name = "RV670";
2188 rlc_chip_name = "R600";
2192 chip_name = "RS780";
2193 rlc_chip_name = "R600";
2196 chip_name = "RV770";
2197 rlc_chip_name = "R700";
2198 smc_chip_name = "RV770";
2199 smc_req_size = ALIGN(RV770_SMC_UCODE_SIZE, 4);
2202 chip_name = "RV730";
2203 rlc_chip_name = "R700";
2204 smc_chip_name = "RV730";
2205 smc_req_size = ALIGN(RV730_SMC_UCODE_SIZE, 4);
2208 chip_name = "RV710";
2209 rlc_chip_name = "R700";
2210 smc_chip_name = "RV710";
2211 smc_req_size = ALIGN(RV710_SMC_UCODE_SIZE, 4);
2214 chip_name = "RV730";
2215 rlc_chip_name = "R700";
2216 smc_chip_name = "RV740";
2217 smc_req_size = ALIGN(RV740_SMC_UCODE_SIZE, 4);
2220 chip_name = "CEDAR";
2221 rlc_chip_name = "CEDAR";
2222 smc_chip_name = "CEDAR";
2223 smc_req_size = ALIGN(CEDAR_SMC_UCODE_SIZE, 4);
2226 chip_name = "REDWOOD";
2227 rlc_chip_name = "REDWOOD";
2228 smc_chip_name = "REDWOOD";
2229 smc_req_size = ALIGN(REDWOOD_SMC_UCODE_SIZE, 4);
2232 chip_name = "JUNIPER";
2233 rlc_chip_name = "JUNIPER";
2234 smc_chip_name = "JUNIPER";
2235 smc_req_size = ALIGN(JUNIPER_SMC_UCODE_SIZE, 4);
2239 chip_name = "CYPRESS";
2240 rlc_chip_name = "CYPRESS";
2241 smc_chip_name = "CYPRESS";
2242 smc_req_size = ALIGN(CYPRESS_SMC_UCODE_SIZE, 4);
2246 rlc_chip_name = "SUMO";
2250 rlc_chip_name = "SUMO";
2253 chip_name = "SUMO2";
2254 rlc_chip_name = "SUMO";
2256 default: panic("%s: Unsupported family %d", __func__, rdev->family);
2259 if (rdev->family >= CHIP_CEDAR) {
2260 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
2261 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
2262 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
2263 } else if (rdev->family >= CHIP_RV770) {
2264 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
2265 me_req_size = R700_PM4_UCODE_SIZE * 4;
2266 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
2268 pfp_req_size = R600_PFP_UCODE_SIZE * 4;
2269 me_req_size = R600_PM4_UCODE_SIZE * 12;
2270 rlc_req_size = R600_RLC_UCODE_SIZE * 4;
2273 DRM_INFO("Loading %s Microcode\n", chip_name);
2276 ksnprintf(fw_name, sizeof(fw_name), "radeonkmsfw_%s_pfp", chip_name);
2277 rdev->pfp_fw = firmware_get(fw_name);
2278 if (rdev->pfp_fw == NULL) {
2282 if (rdev->pfp_fw->datasize != pfp_req_size) {
2284 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2285 rdev->pfp_fw->datasize, fw_name);
2290 ksnprintf(fw_name, sizeof(fw_name), "radeonkmsfw_%s_me", chip_name);
2291 rdev->me_fw = firmware_get(fw_name);
2292 if (rdev->me_fw == NULL) {
2296 if (rdev->me_fw->datasize != me_req_size) {
2298 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2299 rdev->me_fw->datasize, fw_name);
2303 ksnprintf(fw_name, sizeof(fw_name), "radeonkmsfw_%s_rlc",
2305 rdev->rlc_fw = firmware_get(fw_name);
2306 if (rdev->rlc_fw == NULL) {
2310 if (rdev->rlc_fw->datasize != rlc_req_size) {
2312 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2313 rdev->rlc_fw->datasize, fw_name);
2317 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_HEMLOCK)) {
2318 ksnprintf(fw_name, sizeof(fw_name), "radeonkmsfw_%s_smc", smc_chip_name);
2319 err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
2322 "smc: error loading firmware \"%s\"\n",
2324 release_firmware(rdev->smc_fw);
2325 rdev->smc_fw = NULL;
2326 } else if (rdev->smc_fw->datasize != smc_req_size) {
2328 "smc: Bogus length %zu in firmware \"%s\"\n",
2329 rdev->smc_fw->datasize, fw_name);
2338 "r600_cp: Failed to load firmware \"%s\"\n",
2340 if (rdev->pfp_fw != NULL) {
2341 firmware_put(rdev->pfp_fw, FIRMWARE_UNLOAD);
2342 rdev->pfp_fw = NULL;
2344 if (rdev->me_fw != NULL) {
2345 firmware_put(rdev->me_fw, FIRMWARE_UNLOAD);
2348 if (rdev->rlc_fw != NULL) {
2349 firmware_put(rdev->rlc_fw, FIRMWARE_UNLOAD);
2350 rdev->rlc_fw = NULL;
2357 * r600_fini_microcode - drop the firmwares image references
2359 * @rdev: radeon_device pointer
2361 * Drop the pfp, me and rlc firmwares image references.
2362 * Called at driver shutdown.
2364 void r600_fini_microcode(struct radeon_device *rdev)
2367 if (rdev->pfp_fw != NULL) {
2368 firmware_put(rdev->pfp_fw, FIRMWARE_UNLOAD);
2369 rdev->pfp_fw = NULL;
2372 if (rdev->me_fw != NULL) {
2373 firmware_put(rdev->me_fw, FIRMWARE_UNLOAD);
2377 if (rdev->rlc_fw != NULL) {
2378 firmware_put(rdev->rlc_fw, FIRMWARE_UNLOAD);
2379 rdev->rlc_fw = NULL;
2380 firmware_put(rdev->smc_fw, FIRMWARE_UNLOAD);
2381 rdev->smc_fw = NULL;
2385 static int r600_cp_load_microcode(struct radeon_device *rdev)
2387 const __be32 *fw_data;
2390 if (!rdev->me_fw || !rdev->pfp_fw)
2399 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
2402 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2403 RREG32(GRBM_SOFT_RESET);
2405 WREG32(GRBM_SOFT_RESET, 0);
2407 WREG32(CP_ME_RAM_WADDR, 0);
2409 fw_data = (const __be32 *)rdev->me_fw->data;
2410 WREG32(CP_ME_RAM_WADDR, 0);
2411 for (i = 0; i < R600_PM4_UCODE_SIZE * 3; i++)
2412 WREG32(CP_ME_RAM_DATA,
2413 be32_to_cpup(fw_data++));
2415 fw_data = (const __be32 *)rdev->pfp_fw->data;
2416 WREG32(CP_PFP_UCODE_ADDR, 0);
2417 for (i = 0; i < R600_PFP_UCODE_SIZE; i++)
2418 WREG32(CP_PFP_UCODE_DATA,
2419 be32_to_cpup(fw_data++));
2421 WREG32(CP_PFP_UCODE_ADDR, 0);
2422 WREG32(CP_ME_RAM_WADDR, 0);
2423 WREG32(CP_ME_RAM_RADDR, 0);
2427 int r600_cp_start(struct radeon_device *rdev)
2429 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2433 r = radeon_ring_lock(rdev, ring, 7);
2435 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2438 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2439 radeon_ring_write(ring, 0x1);
2440 if (rdev->family >= CHIP_RV770) {
2441 radeon_ring_write(ring, 0x0);
2442 radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
2444 radeon_ring_write(ring, 0x3);
2445 radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
2447 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2448 radeon_ring_write(ring, 0);
2449 radeon_ring_write(ring, 0);
2450 radeon_ring_unlock_commit(rdev, ring);
2453 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2457 int r600_cp_resume(struct radeon_device *rdev)
2459 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2465 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2466 RREG32(GRBM_SOFT_RESET);
2468 WREG32(GRBM_SOFT_RESET, 0);
2470 /* Set ring buffer size */
2471 rb_bufsz = drm_order(ring->ring_size / 8);
2472 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
2474 tmp |= BUF_SWAP_32BIT;
2476 WREG32(CP_RB_CNTL, tmp);
2477 WREG32(CP_SEM_WAIT_TIMER, 0x0);
2479 /* Set the write pointer delay */
2480 WREG32(CP_RB_WPTR_DELAY, 0);
2482 /* Initialize the ring buffer's read and write pointers */
2483 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2484 WREG32(CP_RB_RPTR_WR, 0);
2486 WREG32(CP_RB_WPTR, ring->wptr);
2488 /* set the wb address whether it's enabled or not */
2489 WREG32(CP_RB_RPTR_ADDR,
2490 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
2491 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2492 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2494 if (rdev->wb.enabled)
2495 WREG32(SCRATCH_UMSK, 0xff);
2497 tmp |= RB_NO_UPDATE;
2498 WREG32(SCRATCH_UMSK, 0);
2502 WREG32(CP_RB_CNTL, tmp);
2504 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
2505 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2507 ring->rptr = RREG32(CP_RB_RPTR);
2509 r600_cp_start(rdev);
2511 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
2513 ring->ready = false;
2519 void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
2524 /* Align ring size */
2525 rb_bufsz = drm_order(ring_size / 8);
2526 ring_size = (1 << (rb_bufsz + 1)) * 4;
2527 ring->ring_size = ring_size;
2528 ring->align_mask = 16 - 1;
2530 if (radeon_ring_supports_scratch_reg(rdev, ring)) {
2531 r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
2533 DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
2534 ring->rptr_save_reg = 0;
2539 void r600_cp_fini(struct radeon_device *rdev)
2541 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2543 radeon_ring_fini(rdev, ring);
2544 radeon_scratch_free(rdev, ring->rptr_save_reg);
2549 * Starting with R600, the GPU has an asynchronous
2550 * DMA engine. The programming model is very similar
2551 * to the 3D engine (ring buffer, IBs, etc.), but the
2552 * DMA controller has it's own packet format that is
2553 * different form the PM4 format used by the 3D engine.
2554 * It supports copying data, writing embedded data,
2555 * solid fills, and a number of other things. It also
2556 * has support for tiling/detiling of buffers.
2559 * r600_dma_stop - stop the async dma engine
2561 * @rdev: radeon_device pointer
2563 * Stop the async dma engine (r6xx-evergreen).
2565 void r600_dma_stop(struct radeon_device *rdev)
2567 u32 rb_cntl = RREG32(DMA_RB_CNTL);
2569 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
2571 rb_cntl &= ~DMA_RB_ENABLE;
2572 WREG32(DMA_RB_CNTL, rb_cntl);
2574 rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
2578 * r600_dma_resume - setup and start the async dma engine
2580 * @rdev: radeon_device pointer
2582 * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
2583 * Returns 0 for success, error for failure.
2585 int r600_dma_resume(struct radeon_device *rdev)
2587 struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
2588 u32 rb_cntl, dma_cntl, ib_cntl;
2593 if (rdev->family >= CHIP_RV770)
2594 WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
2596 WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
2597 RREG32(SRBM_SOFT_RESET);
2599 WREG32(SRBM_SOFT_RESET, 0);
2601 WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
2602 WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
2604 /* Set ring buffer size in dwords */
2605 rb_bufsz = drm_order(ring->ring_size / 4);
2606 rb_cntl = rb_bufsz << 1;
2608 rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
2610 WREG32(DMA_RB_CNTL, rb_cntl);
2612 /* Initialize the ring buffer's read and write pointers */
2613 WREG32(DMA_RB_RPTR, 0);
2614 WREG32(DMA_RB_WPTR, 0);
2616 /* set the wb address whether it's enabled or not */
2617 WREG32(DMA_RB_RPTR_ADDR_HI,
2618 upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
2619 WREG32(DMA_RB_RPTR_ADDR_LO,
2620 ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
2622 if (rdev->wb.enabled)
2623 rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
2625 WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
2627 /* enable DMA IBs */
2628 ib_cntl = DMA_IB_ENABLE;
2630 ib_cntl |= DMA_IB_SWAP_ENABLE;
2632 WREG32(DMA_IB_CNTL, ib_cntl);
2634 dma_cntl = RREG32(DMA_CNTL);
2635 dma_cntl &= ~CTXEMPTY_INT_ENABLE;
2636 WREG32(DMA_CNTL, dma_cntl);
2638 if (rdev->family >= CHIP_RV770)
2639 WREG32(DMA_MODE, 1);
2642 WREG32(DMA_RB_WPTR, ring->wptr << 2);
2644 ring->rptr = RREG32(DMA_RB_RPTR) >> 2;
2646 WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
2650 r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
2652 ring->ready = false;
2656 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
2662 * r600_dma_fini - tear down the async dma engine
2664 * @rdev: radeon_device pointer
2666 * Stop the async dma engine and free the ring (r6xx-evergreen).
2668 void r600_dma_fini(struct radeon_device *rdev)
2670 r600_dma_stop(rdev);
2671 radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
2677 int r600_uvd_rbc_start(struct radeon_device *rdev)
2679 struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
2681 uint32_t rb_bufsz, tmp;
2684 rptr_addr = rdev->wb.gpu_addr + R600_WB_UVD_RPTR_OFFSET;
2686 if (upper_32_bits(rptr_addr) != upper_32_bits(ring->gpu_addr)) {
2687 DRM_ERROR("UVD ring and rptr not in the same 4GB segment!\n");
2691 /* force RBC into idle state */
2692 WREG32(UVD_RBC_RB_CNTL, 0x11010101);
2694 /* Set the write pointer delay */
2695 WREG32(UVD_RBC_RB_WPTR_CNTL, 0);
2697 /* set the wb address */
2698 WREG32(UVD_RBC_RB_RPTR_ADDR, rptr_addr >> 2);
2700 /* programm the 4GB memory segment for rptr and ring buffer */
2701 WREG32(UVD_LMI_EXT40_ADDR, upper_32_bits(rptr_addr) |
2702 (0x7 << 16) | (0x1 << 31));
2704 /* Initialize the ring buffer's read and write pointers */
2705 WREG32(UVD_RBC_RB_RPTR, 0x0);
2707 ring->wptr = ring->rptr = RREG32(UVD_RBC_RB_RPTR);
2708 WREG32(UVD_RBC_RB_WPTR, ring->wptr);
2710 /* set the ring address */
2711 WREG32(UVD_RBC_RB_BASE, ring->gpu_addr);
2713 /* Set ring buffer size */
2714 rb_bufsz = drm_order(ring->ring_size);
2715 rb_bufsz = (0x1 << 8) | rb_bufsz;
2716 WREG32(UVD_RBC_RB_CNTL, rb_bufsz);
2719 r = radeon_ring_test(rdev, R600_RING_TYPE_UVD_INDEX, ring);
2721 ring->ready = false;
2725 r = radeon_ring_lock(rdev, ring, 10);
2727 DRM_ERROR("radeon: ring failed to lock UVD ring (%d).\n", r);
2731 tmp = PACKET0(UVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
2732 radeon_ring_write(ring, tmp);
2733 radeon_ring_write(ring, 0xFFFFF);
2735 tmp = PACKET0(UVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
2736 radeon_ring_write(ring, tmp);
2737 radeon_ring_write(ring, 0xFFFFF);
2739 tmp = PACKET0(UVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
2740 radeon_ring_write(ring, tmp);
2741 radeon_ring_write(ring, 0xFFFFF);
2743 /* Clear timeout status bits */
2744 radeon_ring_write(ring, PACKET0(UVD_SEMA_TIMEOUT_STATUS, 0));
2745 radeon_ring_write(ring, 0x8);
2747 radeon_ring_write(ring, PACKET0(UVD_SEMA_CNTL, 0));
2748 radeon_ring_write(ring, 3);
2750 radeon_ring_unlock_commit(rdev, ring);
2755 void r600_uvd_stop(struct radeon_device *rdev)
2757 struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
2759 /* force RBC into idle state */
2760 WREG32(UVD_RBC_RB_CNTL, 0x11010101);
2762 /* Stall UMC and register bus before resetting VCPU */
2763 WREG32_P(UVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
2764 WREG32_P(UVD_RB_ARB_CTRL, 1 << 3, ~(1 << 3));
2767 /* put VCPU into reset */
2768 WREG32(UVD_SOFT_RESET, VCPU_SOFT_RESET);
2771 /* disable VCPU clock */
2772 WREG32(UVD_VCPU_CNTL, 0x0);
2774 /* Unstall UMC and register bus */
2775 WREG32_P(UVD_LMI_CTRL2, 0, ~(1 << 8));
2776 WREG32_P(UVD_RB_ARB_CTRL, 0, ~(1 << 3));
2778 ring->ready = false;
2781 int r600_uvd_init(struct radeon_device *rdev)
2784 /* disable byte swapping */
2785 u32 lmi_swap_cntl = 0;
2786 u32 mp_swap_cntl = 0;
2788 /* raise clocks while booting up the VCPU */
2789 radeon_set_uvd_clocks(rdev, 53300, 40000);
2791 /* disable clock gating */
2792 WREG32(UVD_CGC_GATE, 0);
2794 /* disable interupt */
2795 WREG32_P(UVD_MASTINT_EN, 0, ~(1 << 1));
2797 /* Stall UMC and register bus before resetting VCPU */
2798 WREG32_P(UVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
2799 WREG32_P(UVD_RB_ARB_CTRL, 1 << 3, ~(1 << 3));
2802 /* put LMI, VCPU, RBC etc... into reset */
2803 WREG32(UVD_SOFT_RESET, LMI_SOFT_RESET | VCPU_SOFT_RESET |
2804 LBSI_SOFT_RESET | RBC_SOFT_RESET | CSM_SOFT_RESET |
2805 CXW_SOFT_RESET | TAP_SOFT_RESET | LMI_UMC_SOFT_RESET);
2808 /* take UVD block out of reset */
2809 WREG32_P(SRBM_SOFT_RESET, 0, ~SOFT_RESET_UVD);
2812 /* initialize UVD memory controller */
2813 WREG32(UVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) |
2814 (1 << 21) | (1 << 9) | (1 << 20));
2817 /* swap (8 in 32) RB and IB */
2818 lmi_swap_cntl = 0xa;
2821 WREG32(UVD_LMI_SWAP_CNTL, lmi_swap_cntl);
2822 WREG32(UVD_MP_SWAP_CNTL, mp_swap_cntl);
2824 WREG32(UVD_MPC_SET_MUXA0, 0x40c2040);
2825 WREG32(UVD_MPC_SET_MUXA1, 0x0);
2826 WREG32(UVD_MPC_SET_MUXB0, 0x40c2040);
2827 WREG32(UVD_MPC_SET_MUXB1, 0x0);
2828 WREG32(UVD_MPC_SET_ALU, 0);
2829 WREG32(UVD_MPC_SET_MUX, 0x88);
2831 /* take all subblocks out of reset, except VCPU */
2832 WREG32(UVD_SOFT_RESET, VCPU_SOFT_RESET);
2835 /* enable VCPU clock */
2836 WREG32(UVD_VCPU_CNTL, 1 << 9);
2839 WREG32_P(UVD_LMI_CTRL2, 0, ~(1 << 8));
2841 /* boot up the VCPU */
2842 WREG32(UVD_SOFT_RESET, 0);
2845 WREG32_P(UVD_RB_ARB_CTRL, 0, ~(1 << 3));
2847 for (i = 0; i < 10; ++i) {
2849 for (j = 0; j < 100; ++j) {
2850 status = RREG32(UVD_STATUS);
2859 DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
2860 WREG32_P(UVD_SOFT_RESET, VCPU_SOFT_RESET, ~VCPU_SOFT_RESET);
2862 WREG32_P(UVD_SOFT_RESET, 0, ~VCPU_SOFT_RESET);
2868 DRM_ERROR("UVD not responding, giving up!!!\n");
2869 radeon_set_uvd_clocks(rdev, 0, 0);
2873 /* enable interupt */
2874 WREG32_P(UVD_MASTINT_EN, 3<<1, ~(3 << 1));
2876 r = r600_uvd_rbc_start(rdev);
2878 DRM_INFO("UVD initialized successfully.\n");
2880 /* lower clocks again */
2881 radeon_set_uvd_clocks(rdev, 0, 0);
2887 * GPU scratch registers helpers function.
2889 void r600_scratch_init(struct radeon_device *rdev)
2893 rdev->scratch.num_reg = 7;
2894 rdev->scratch.reg_base = SCRATCH_REG0;
2895 for (i = 0; i < rdev->scratch.num_reg; i++) {
2896 rdev->scratch.free[i] = true;
2897 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
2901 int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
2908 r = radeon_scratch_get(rdev, &scratch);
2910 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2913 WREG32(scratch, 0xCAFEDEAD);
2914 r = radeon_ring_lock(rdev, ring, 3);
2916 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
2917 radeon_scratch_free(rdev, scratch);
2920 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2921 radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2922 radeon_ring_write(ring, 0xDEADBEEF);
2923 radeon_ring_unlock_commit(rdev, ring);
2924 for (i = 0; i < rdev->usec_timeout; i++) {
2925 tmp = RREG32(scratch);
2926 if (tmp == 0xDEADBEEF)
2930 if (i < rdev->usec_timeout) {
2931 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
2933 DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
2934 ring->idx, scratch, tmp);
2937 radeon_scratch_free(rdev, scratch);
2942 * r600_dma_ring_test - simple async dma engine test
2944 * @rdev: radeon_device pointer
2945 * @ring: radeon_ring structure holding ring information
2947 * Test the DMA engine by writing using it to write an
2948 * value to memory. (r6xx-SI).
2949 * Returns 0 for success, error for failure.
2951 int r600_dma_ring_test(struct radeon_device *rdev,
2952 struct radeon_ring *ring)
2956 volatile uint32_t *ptr = rdev->vram_scratch.ptr;
2960 DRM_ERROR("invalid vram scratch pointer\n");
2967 r = radeon_ring_lock(rdev, ring, 4);
2969 DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
2972 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
2973 radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
2974 radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff);
2975 radeon_ring_write(ring, 0xDEADBEEF);
2976 radeon_ring_unlock_commit(rdev, ring);
2978 for (i = 0; i < rdev->usec_timeout; i++) {
2980 if (tmp == 0xDEADBEEF)
2985 if (i < rdev->usec_timeout) {
2986 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
2988 DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
2995 int r600_uvd_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
3001 WREG32(UVD_CONTEXT_ID, 0xCAFEDEAD);
3002 r = radeon_ring_lock(rdev, ring, 3);
3004 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n",
3008 radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0));
3009 radeon_ring_write(ring, 0xDEADBEEF);
3010 radeon_ring_unlock_commit(rdev, ring);
3011 for (i = 0; i < rdev->usec_timeout; i++) {
3012 tmp = RREG32(UVD_CONTEXT_ID);
3013 if (tmp == 0xDEADBEEF)
3018 if (i < rdev->usec_timeout) {
3019 DRM_INFO("ring test on %d succeeded in %d usecs\n",
3022 DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
3030 * CP fences/semaphores
3033 void r600_fence_ring_emit(struct radeon_device *rdev,
3034 struct radeon_fence *fence)
3036 struct radeon_ring *ring = &rdev->ring[fence->ring];
3038 if (rdev->wb.use_event) {
3039 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
3040 /* flush read cache over gart */
3041 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
3042 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
3043 PACKET3_VC_ACTION_ENA |
3044 PACKET3_SH_ACTION_ENA);
3045 radeon_ring_write(ring, 0xFFFFFFFF);
3046 radeon_ring_write(ring, 0);
3047 radeon_ring_write(ring, 10); /* poll interval */
3048 /* EVENT_WRITE_EOP - flush caches, send int */
3049 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
3050 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
3051 radeon_ring_write(ring, addr & 0xffffffff);
3052 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
3053 radeon_ring_write(ring, fence->seq);
3054 radeon_ring_write(ring, 0);
3056 /* flush read cache over gart */
3057 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
3058 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
3059 PACKET3_VC_ACTION_ENA |
3060 PACKET3_SH_ACTION_ENA);
3061 radeon_ring_write(ring, 0xFFFFFFFF);
3062 radeon_ring_write(ring, 0);
3063 radeon_ring_write(ring, 10); /* poll interval */
3064 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
3065 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
3066 /* wait for 3D idle clean */
3067 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3068 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3069 radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
3070 /* Emit fence sequence & fire IRQ */
3071 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3072 radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
3073 radeon_ring_write(ring, fence->seq);
3074 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
3075 radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
3076 radeon_ring_write(ring, RB_INT_STAT);
3080 void r600_uvd_fence_emit(struct radeon_device *rdev,
3081 struct radeon_fence *fence)
3083 struct radeon_ring *ring = &rdev->ring[fence->ring];
3084 uint64_t addr = rdev->fence_drv[fence->ring].gpu_addr;
3086 radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0));
3087 radeon_ring_write(ring, fence->seq);
3088 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0));
3089 radeon_ring_write(ring, addr & 0xffffffff);
3090 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0));
3091 radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
3092 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0));
3093 radeon_ring_write(ring, 0);
3095 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0));
3096 radeon_ring_write(ring, 0);
3097 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0));
3098 radeon_ring_write(ring, 0);
3099 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0));
3100 radeon_ring_write(ring, 2);
3104 void r600_semaphore_ring_emit(struct radeon_device *rdev,
3105 struct radeon_ring *ring,
3106 struct radeon_semaphore *semaphore,
3109 uint64_t addr = semaphore->gpu_addr;
3110 unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
3112 if (rdev->family < CHIP_CAYMAN)
3113 sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
3115 radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
3116 radeon_ring_write(ring, addr & 0xffffffff);
3117 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
3121 * DMA fences/semaphores
3125 * r600_dma_fence_ring_emit - emit a fence on the DMA ring
3127 * @rdev: radeon_device pointer
3128 * @fence: radeon fence object
3130 * Add a DMA fence packet to the ring to write
3131 * the fence seq number and DMA trap packet to generate
3132 * an interrupt if needed (r6xx-r7xx).
3134 void r600_dma_fence_ring_emit(struct radeon_device *rdev,
3135 struct radeon_fence *fence)
3137 struct radeon_ring *ring = &rdev->ring[fence->ring];
3138 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
3140 /* write the fence */
3141 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
3142 radeon_ring_write(ring, addr & 0xfffffffc);
3143 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
3144 radeon_ring_write(ring, lower_32_bits(fence->seq));
3145 /* generate an interrupt */
3146 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
3150 * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
3152 * @rdev: radeon_device pointer
3153 * @ring: radeon_ring structure holding ring information
3154 * @semaphore: radeon semaphore object
3155 * @emit_wait: wait or signal semaphore
3157 * Add a DMA semaphore packet to the ring wait on or signal
3158 * other rings (r6xx-SI).
3160 void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
3161 struct radeon_ring *ring,
3162 struct radeon_semaphore *semaphore,
3165 u64 addr = semaphore->gpu_addr;
3166 u32 s = emit_wait ? 0 : 1;
3168 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
3169 radeon_ring_write(ring, addr & 0xfffffffc);
3170 radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
3173 void r600_uvd_semaphore_emit(struct radeon_device *rdev,
3174 struct radeon_ring *ring,
3175 struct radeon_semaphore *semaphore,
3178 uint64_t addr = semaphore->gpu_addr;
3180 radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_LOW, 0));
3181 radeon_ring_write(ring, (addr >> 3) & 0x000FFFFF);
3183 radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_HIGH, 0));
3184 radeon_ring_write(ring, (addr >> 23) & 0x000FFFFF);
3186 radeon_ring_write(ring, PACKET0(UVD_SEMA_CMD, 0));
3187 radeon_ring_write(ring, emit_wait ? 1 : 0);
3190 int r600_copy_blit(struct radeon_device *rdev,
3191 uint64_t src_offset,
3192 uint64_t dst_offset,
3193 unsigned num_gpu_pages,
3194 struct radeon_fence **fence)
3196 struct radeon_semaphore *sem = NULL;
3197 struct radeon_sa_bo *vb = NULL;
3200 r = r600_blit_prepare_copy(rdev, num_gpu_pages, fence, &vb, &sem);
3204 r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
3205 r600_blit_done_copy(rdev, fence, vb, sem);
3210 * r600_copy_cpdma - copy pages using the CP DMA engine
3212 * @rdev: radeon_device pointer
3213 * @src_offset: src GPU address
3214 * @dst_offset: dst GPU address
3215 * @num_gpu_pages: number of GPU pages to xfer
3216 * @fence: radeon fence object
3218 * Copy GPU paging using the CP DMA engine (r6xx+).
3219 * Used by the radeon ttm implementation to move pages if
3220 * registered as the asic copy callback.
3222 int r600_copy_cpdma(struct radeon_device *rdev,
3223 uint64_t src_offset, uint64_t dst_offset,
3224 unsigned num_gpu_pages,
3225 struct radeon_fence **fence)
3227 struct radeon_semaphore *sem = NULL;
3228 int ring_index = rdev->asic->copy.blit_ring_index;
3229 struct radeon_ring *ring = &rdev->ring[ring_index];
3230 u32 size_in_bytes, cur_size_in_bytes, tmp;
3234 r = radeon_semaphore_create(rdev, &sem);
3236 DRM_ERROR("radeon: moving bo (%d).\n", r);
3240 size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
3241 num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
3242 r = radeon_ring_lock(rdev, ring, num_loops * 6 + 24);
3244 DRM_ERROR("radeon: moving bo (%d).\n", r);
3245 radeon_semaphore_free(rdev, &sem, NULL);
3249 if (radeon_fence_need_sync(*fence, ring->idx)) {
3250 radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
3252 radeon_fence_note_sync(*fence, ring->idx);
3254 radeon_semaphore_free(rdev, &sem, NULL);
3257 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3258 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3259 radeon_ring_write(ring, WAIT_3D_IDLE_bit);
3260 for (i = 0; i < num_loops; i++) {
3261 cur_size_in_bytes = size_in_bytes;
3262 if (cur_size_in_bytes > 0x1fffff)
3263 cur_size_in_bytes = 0x1fffff;
3264 size_in_bytes -= cur_size_in_bytes;
3265 tmp = upper_32_bits(src_offset) & 0xff;
3266 if (size_in_bytes == 0)
3267 tmp |= PACKET3_CP_DMA_CP_SYNC;
3268 radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4));
3269 radeon_ring_write(ring, src_offset & 0xffffffff);
3270 radeon_ring_write(ring, tmp);
3271 radeon_ring_write(ring, dst_offset & 0xffffffff);
3272 radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
3273 radeon_ring_write(ring, cur_size_in_bytes);
3274 src_offset += cur_size_in_bytes;
3275 dst_offset += cur_size_in_bytes;
3277 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3278 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3279 radeon_ring_write(ring, WAIT_CP_DMA_IDLE_bit);
3281 r = radeon_fence_emit(rdev, fence, ring->idx);
3283 radeon_ring_unlock_undo(rdev, ring);
3287 radeon_ring_unlock_commit(rdev, ring);
3288 radeon_semaphore_free(rdev, &sem, *fence);
3294 * r600_copy_dma - copy pages using the DMA engine
3296 * @rdev: radeon_device pointer
3297 * @src_offset: src GPU address
3298 * @dst_offset: dst GPU address
3299 * @num_gpu_pages: number of GPU pages to xfer
3300 * @fence: radeon fence object
3302 * Copy GPU paging using the DMA engine (r6xx).
3303 * Used by the radeon ttm implementation to move pages if
3304 * registered as the asic copy callback.
3306 int r600_copy_dma(struct radeon_device *rdev,
3307 uint64_t src_offset, uint64_t dst_offset,
3308 unsigned num_gpu_pages,
3309 struct radeon_fence **fence)
3311 struct radeon_semaphore *sem = NULL;
3312 int ring_index = rdev->asic->copy.dma_ring_index;
3313 struct radeon_ring *ring = &rdev->ring[ring_index];
3314 u32 size_in_dw, cur_size_in_dw;
3318 r = radeon_semaphore_create(rdev, &sem);
3320 DRM_ERROR("radeon: moving bo (%d).\n", r);
3324 size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
3325 num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFE);
3326 r = radeon_ring_lock(rdev, ring, num_loops * 4 + 8);
3328 DRM_ERROR("radeon: moving bo (%d).\n", r);
3329 radeon_semaphore_free(rdev, &sem, NULL);
3333 if (radeon_fence_need_sync(*fence, ring->idx)) {
3334 radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
3336 radeon_fence_note_sync(*fence, ring->idx);
3338 radeon_semaphore_free(rdev, &sem, NULL);
3341 for (i = 0; i < num_loops; i++) {
3342 cur_size_in_dw = size_in_dw;
3343 if (cur_size_in_dw > 0xFFFE)
3344 cur_size_in_dw = 0xFFFE;
3345 size_in_dw -= cur_size_in_dw;
3346 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
3347 radeon_ring_write(ring, dst_offset & 0xfffffffc);
3348 radeon_ring_write(ring, src_offset & 0xfffffffc);
3349 radeon_ring_write(ring, (((upper_32_bits(dst_offset) & 0xff) << 16) |
3350 (upper_32_bits(src_offset) & 0xff)));
3351 src_offset += cur_size_in_dw * 4;
3352 dst_offset += cur_size_in_dw * 4;
3355 r = radeon_fence_emit(rdev, fence, ring->idx);
3357 radeon_ring_unlock_undo(rdev, ring);
3361 radeon_ring_unlock_commit(rdev, ring);
3362 radeon_semaphore_free(rdev, &sem, *fence);
3367 int r600_set_surface_reg(struct radeon_device *rdev, int reg,
3368 uint32_t tiling_flags, uint32_t pitch,
3369 uint32_t offset, uint32_t obj_size)
3371 /* FIXME: implement */
3375 void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
3377 /* FIXME: implement */
3380 static int r600_startup(struct radeon_device *rdev)
3382 struct radeon_ring *ring;
3385 /* enable pcie gen2 link */
3386 r600_pcie_gen2_enable(rdev);
3388 r600_mc_program(rdev);
3390 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
3391 r = r600_init_microcode(rdev);
3393 DRM_ERROR("Failed to load firmware!\n");
3398 r = r600_vram_scratch_init(rdev);
3402 if (rdev->flags & RADEON_IS_AGP) {
3403 r600_agp_enable(rdev);
3405 r = r600_pcie_gart_enable(rdev);
3409 r600_gpu_init(rdev);
3410 r = r600_blit_init(rdev);
3412 r600_blit_fini(rdev);
3413 rdev->asic->copy.copy = NULL;
3414 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
3417 /* allocate wb buffer */
3418 r = radeon_wb_init(rdev);
3422 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
3424 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
3428 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
3430 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
3435 if (!rdev->irq.installed) {
3436 r = radeon_irq_kms_init(rdev);
3441 r = r600_irq_init(rdev);
3443 DRM_ERROR("radeon: IH init failed (%d).\n", r);
3444 radeon_irq_kms_fini(rdev);
3449 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
3450 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
3451 R600_CP_RB_RPTR, R600_CP_RB_WPTR,
3452 0, 0xfffff, RADEON_CP_PACKET2);
3456 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
3457 r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
3458 DMA_RB_RPTR, DMA_RB_WPTR,
3459 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
3463 r = r600_cp_load_microcode(rdev);
3466 r = r600_cp_resume(rdev);
3470 r = r600_dma_resume(rdev);
3474 r = radeon_ib_pool_init(rdev);
3476 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
3480 r = r600_audio_init(rdev);
3482 DRM_ERROR("radeon: audio init failed\n");
3489 void r600_vga_set_state(struct radeon_device *rdev, bool state)
3493 temp = RREG32(CONFIG_CNTL);
3494 if (state == false) {
3500 WREG32(CONFIG_CNTL, temp);
3503 int r600_resume(struct radeon_device *rdev)
3507 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
3508 * posting will perform necessary task to bring back GPU into good
3512 atom_asic_init(rdev->mode_info.atom_context);
3514 rdev->accel_working = true;
3515 r = r600_startup(rdev);
3517 DRM_ERROR("r600 startup failed on resume\n");
3518 rdev->accel_working = false;
3525 int r600_suspend(struct radeon_device *rdev)
3527 r600_audio_fini(rdev);
3529 r600_dma_stop(rdev);
3530 r600_irq_suspend(rdev);
3531 radeon_wb_disable(rdev);
3532 r600_pcie_gart_disable(rdev);
3537 /* Plan is to move initialization in that function and use
3538 * helper function so that radeon_device_init pretty much
3539 * do nothing more than calling asic specific function. This
3540 * should also allow to remove a bunch of callback function
3543 int r600_init(struct radeon_device *rdev)
3547 if (r600_debugfs_mc_info_init(rdev)) {
3548 DRM_ERROR("Failed to register debugfs file for mc !\n");
3551 if (!radeon_get_bios(rdev)) {
3552 if (ASIC_IS_AVIVO(rdev))
3555 /* Must be an ATOMBIOS */
3556 if (!rdev->is_atom_bios) {
3557 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
3560 r = radeon_atombios_init(rdev);
3563 /* Post card if necessary */
3564 if (!radeon_card_posted(rdev)) {
3566 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
3569 DRM_INFO("GPU not posted. posting now...\n");
3570 atom_asic_init(rdev->mode_info.atom_context);
3572 /* Initialize scratch registers */
3573 r600_scratch_init(rdev);
3574 /* Initialize surface registers */
3575 radeon_surface_init(rdev);
3576 /* Initialize clocks */
3577 radeon_get_clock_info(rdev->ddev);
3579 r = radeon_fence_driver_init(rdev);
3582 if (rdev->flags & RADEON_IS_AGP) {
3583 r = radeon_agp_init(rdev);
3585 radeon_agp_disable(rdev);
3587 r = r600_mc_init(rdev);
3590 /* Memory manager */
3591 r = radeon_bo_init(rdev);
3595 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
3596 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
3598 rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
3599 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
3601 rdev->ih.ring_obj = NULL;
3602 r600_ih_ring_init(rdev, 64 * 1024);
3604 r = r600_pcie_gart_init(rdev);
3608 rdev->accel_working = true;
3609 r = r600_startup(rdev);
3611 dev_err(rdev->dev, "disabling GPU acceleration\n");
3613 r600_dma_fini(rdev);
3614 r600_irq_fini(rdev);
3615 radeon_wb_fini(rdev);
3616 radeon_ib_pool_fini(rdev);
3617 radeon_irq_kms_fini(rdev);
3618 r600_pcie_gart_fini(rdev);
3619 rdev->accel_working = false;
3625 void r600_fini(struct radeon_device *rdev)
3627 r600_audio_fini(rdev);
3628 r600_blit_fini(rdev);
3630 r600_dma_fini(rdev);
3631 r600_irq_fini(rdev);
3632 radeon_wb_fini(rdev);
3633 radeon_ib_pool_fini(rdev);
3634 radeon_irq_kms_fini(rdev);
3635 r600_pcie_gart_fini(rdev);
3636 r600_vram_scratch_fini(rdev);
3637 radeon_agp_fini(rdev);
3638 radeon_gem_fini(rdev);
3639 radeon_fence_driver_fini(rdev);
3640 radeon_bo_fini(rdev);
3641 radeon_atombios_fini(rdev);
3642 r600_fini_microcode(rdev);
3643 drm_free(rdev->bios, M_DRM);
3651 void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3653 struct radeon_ring *ring = &rdev->ring[ib->ring];
3656 if (ring->rptr_save_reg) {
3657 next_rptr = ring->wptr + 3 + 4;
3658 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3659 radeon_ring_write(ring, ((ring->rptr_save_reg -
3660 PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
3661 radeon_ring_write(ring, next_rptr);
3662 } else if (rdev->wb.enabled) {
3663 next_rptr = ring->wptr + 5 + 4;
3664 radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
3665 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3666 radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
3667 radeon_ring_write(ring, next_rptr);
3668 radeon_ring_write(ring, 0);
3671 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
3672 radeon_ring_write(ring,
3676 (ib->gpu_addr & 0xFFFFFFFC));
3677 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
3678 radeon_ring_write(ring, ib->length_dw);
3681 void r600_uvd_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3683 struct radeon_ring *ring = &rdev->ring[ib->ring];
3685 radeon_ring_write(ring, PACKET0(UVD_RBC_IB_BASE, 0));
3686 radeon_ring_write(ring, ib->gpu_addr);
3687 radeon_ring_write(ring, PACKET0(UVD_RBC_IB_SIZE, 0));
3688 radeon_ring_write(ring, ib->length_dw);
3691 int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
3693 struct radeon_ib ib;
3699 r = radeon_scratch_get(rdev, &scratch);
3701 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3704 WREG32(scratch, 0xCAFEDEAD);
3705 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
3707 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
3710 ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
3711 ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3712 ib.ptr[2] = 0xDEADBEEF;
3714 r = radeon_ib_schedule(rdev, &ib, NULL);
3716 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
3719 r = radeon_fence_wait(ib.fence, false);
3721 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
3724 for (i = 0; i < rdev->usec_timeout; i++) {
3725 tmp = RREG32(scratch);
3726 if (tmp == 0xDEADBEEF)
3730 if (i < rdev->usec_timeout) {
3731 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
3733 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
3738 radeon_ib_free(rdev, &ib);
3740 radeon_scratch_free(rdev, scratch);
3745 * r600_dma_ib_test - test an IB on the DMA engine
3747 * @rdev: radeon_device pointer
3748 * @ring: radeon_ring structure holding ring information
3750 * Test a simple IB in the DMA ring (r6xx-SI).
3751 * Returns 0 on success, error on failure.
3753 int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
3755 struct radeon_ib ib;
3758 volatile uint32_t *ptr = rdev->vram_scratch.ptr;
3762 DRM_ERROR("invalid vram scratch pointer\n");
3769 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
3771 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
3775 ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
3776 ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
3777 ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff;
3778 ib.ptr[3] = 0xDEADBEEF;
3781 r = radeon_ib_schedule(rdev, &ib, NULL);
3783 radeon_ib_free(rdev, &ib);
3784 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
3787 r = radeon_fence_wait(ib.fence, false);
3789 radeon_ib_free(rdev, &ib);
3790 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
3793 for (i = 0; i < rdev->usec_timeout; i++) {
3795 if (tmp == 0xDEADBEEF)
3799 if (i < rdev->usec_timeout) {
3800 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
3802 DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
3805 radeon_ib_free(rdev, &ib);
3809 int r600_uvd_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
3811 struct radeon_fence *fence = NULL;
3814 r = radeon_set_uvd_clocks(rdev, 53300, 40000);
3816 DRM_ERROR("radeon: failed to raise UVD clocks (%d).\n", r);
3820 r = radeon_uvd_get_create_msg(rdev, ring->idx, 1, NULL);
3822 DRM_ERROR("radeon: failed to get create msg (%d).\n", r);
3826 r = radeon_uvd_get_destroy_msg(rdev, ring->idx, 1, &fence);
3828 DRM_ERROR("radeon: failed to get destroy ib (%d).\n", r);
3832 r = radeon_fence_wait(fence, false);
3834 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
3837 DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
3839 radeon_fence_unref(&fence);
3840 radeon_set_uvd_clocks(rdev, 0, 0);
3845 * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
3847 * @rdev: radeon_device pointer
3848 * @ib: IB object to schedule
3850 * Schedule an IB in the DMA ring (r6xx-r7xx).
3852 void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3854 struct radeon_ring *ring = &rdev->ring[ib->ring];
3856 if (rdev->wb.enabled) {
3857 u32 next_rptr = ring->wptr + 4;
3858 while ((next_rptr & 7) != 5)
3861 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
3862 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3863 radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
3864 radeon_ring_write(ring, next_rptr);
3867 /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
3868 * Pad as necessary with NOPs.
3870 while ((ring->wptr & 7) != 5)
3871 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
3872 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
3873 radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
3874 radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
3881 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
3882 * the same as the CP ring buffer, but in reverse. Rather than the CPU
3883 * writing to the ring and the GPU consuming, the GPU writes to the ring
3884 * and host consumes. As the host irq handler processes interrupts, it
3885 * increments the rptr. When the rptr catches up with the wptr, all the
3886 * current interrupts have been processed.
3889 void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
3893 /* Align ring size */
3894 rb_bufsz = drm_order(ring_size / 4);
3895 ring_size = (1 << rb_bufsz) * 4;
3896 rdev->ih.ring_size = ring_size;
3897 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
3901 int r600_ih_ring_alloc(struct radeon_device *rdev)
3906 /* Allocate ring buffer */
3907 if (rdev->ih.ring_obj == NULL) {
3908 r = radeon_bo_create(rdev, rdev->ih.ring_size,
3910 RADEON_GEM_DOMAIN_GTT,
3911 NULL, &rdev->ih.ring_obj);
3913 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
3916 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3917 if (unlikely(r != 0)) {
3918 radeon_bo_unref(&rdev->ih.ring_obj);
3921 r = radeon_bo_pin(rdev->ih.ring_obj,
3922 RADEON_GEM_DOMAIN_GTT,
3923 &rdev->ih.gpu_addr);
3925 radeon_bo_unreserve(rdev->ih.ring_obj);
3926 radeon_bo_unref(&rdev->ih.ring_obj);
3927 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
3930 ring_ptr = &rdev->ih.ring;
3931 r = radeon_bo_kmap(rdev->ih.ring_obj,
3934 radeon_bo_unpin(rdev->ih.ring_obj);
3935 radeon_bo_unreserve(rdev->ih.ring_obj);
3937 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
3938 radeon_bo_unref(&rdev->ih.ring_obj);
3945 void r600_ih_ring_fini(struct radeon_device *rdev)
3948 if (rdev->ih.ring_obj) {
3949 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3950 if (likely(r == 0)) {
3951 radeon_bo_kunmap(rdev->ih.ring_obj);
3952 radeon_bo_unpin(rdev->ih.ring_obj);
3953 radeon_bo_unreserve(rdev->ih.ring_obj);
3955 radeon_bo_unref(&rdev->ih.ring_obj);
3956 rdev->ih.ring = NULL;
3957 rdev->ih.ring_obj = NULL;
3961 void r600_rlc_stop(struct radeon_device *rdev)
3964 if ((rdev->family >= CHIP_RV770) &&
3965 (rdev->family <= CHIP_RV740)) {
3966 /* r7xx asics need to soft reset RLC before halting */
3967 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
3968 RREG32(SRBM_SOFT_RESET);
3970 WREG32(SRBM_SOFT_RESET, 0);
3971 RREG32(SRBM_SOFT_RESET);
3974 WREG32(RLC_CNTL, 0);
3977 static void r600_rlc_start(struct radeon_device *rdev)
3979 WREG32(RLC_CNTL, RLC_ENABLE);
3982 static int r600_rlc_resume(struct radeon_device *rdev)
3985 const __be32 *fw_data;
3990 r600_rlc_stop(rdev);
3992 WREG32(RLC_HB_CNTL, 0);
3994 WREG32(RLC_HB_BASE, 0);
3995 WREG32(RLC_HB_RPTR, 0);
3996 WREG32(RLC_HB_WPTR, 0);
3997 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
3998 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
3999 WREG32(RLC_MC_CNTL, 0);
4000 WREG32(RLC_UCODE_CNTL, 0);
4002 fw_data = (const __be32 *)rdev->rlc_fw->data;
4003 if (rdev->family >= CHIP_RV770) {
4004 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
4005 WREG32(RLC_UCODE_ADDR, i);
4006 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
4009 for (i = 0; i < R600_RLC_UCODE_SIZE; i++) {
4010 WREG32(RLC_UCODE_ADDR, i);
4011 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
4014 WREG32(RLC_UCODE_ADDR, 0);
4016 r600_rlc_start(rdev);
4021 static void r600_enable_interrupts(struct radeon_device *rdev)
4023 u32 ih_cntl = RREG32(IH_CNTL);
4024 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
4026 ih_cntl |= ENABLE_INTR;
4027 ih_rb_cntl |= IH_RB_ENABLE;
4028 WREG32(IH_CNTL, ih_cntl);
4029 WREG32(IH_RB_CNTL, ih_rb_cntl);
4030 rdev->ih.enabled = true;
4033 void r600_disable_interrupts(struct radeon_device *rdev)
4035 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
4036 u32 ih_cntl = RREG32(IH_CNTL);
4038 ih_rb_cntl &= ~IH_RB_ENABLE;
4039 ih_cntl &= ~ENABLE_INTR;
4040 WREG32(IH_RB_CNTL, ih_rb_cntl);
4041 WREG32(IH_CNTL, ih_cntl);
4042 /* set rptr, wptr to 0 */
4043 WREG32(IH_RB_RPTR, 0);
4044 WREG32(IH_RB_WPTR, 0);
4045 rdev->ih.enabled = false;
4049 static void r600_disable_interrupt_state(struct radeon_device *rdev)
4053 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
4054 tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
4055 WREG32(DMA_CNTL, tmp);
4056 WREG32(GRBM_INT_CNTL, 0);
4057 WREG32(DxMODE_INT_MASK, 0);
4058 WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
4059 WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
4060 if (ASIC_IS_DCE3(rdev)) {
4061 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
4062 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
4063 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4064 WREG32(DC_HPD1_INT_CONTROL, tmp);
4065 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4066 WREG32(DC_HPD2_INT_CONTROL, tmp);
4067 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4068 WREG32(DC_HPD3_INT_CONTROL, tmp);
4069 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4070 WREG32(DC_HPD4_INT_CONTROL, tmp);
4071 if (ASIC_IS_DCE32(rdev)) {
4072 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4073 WREG32(DC_HPD5_INT_CONTROL, tmp);
4074 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
4075 WREG32(DC_HPD6_INT_CONTROL, tmp);
4076 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
4077 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
4078 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
4079 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
4081 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
4082 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
4083 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
4084 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
4087 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
4088 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
4089 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
4090 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
4091 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
4092 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
4093 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
4094 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
4095 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
4096 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
4097 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
4098 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
4102 int r600_irq_init(struct radeon_device *rdev)
4106 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
4109 ret = r600_ih_ring_alloc(rdev);
4114 r600_disable_interrupts(rdev);
4117 if (rdev->family >= CHIP_CEDAR)
4118 ret = evergreen_rlc_resume(rdev);
4120 ret = r600_rlc_resume(rdev);
4122 r600_ih_ring_fini(rdev);
4126 /* setup interrupt control */
4127 /* set dummy read address to ring address */
4128 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
4129 interrupt_cntl = RREG32(INTERRUPT_CNTL);
4130 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
4131 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
4133 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
4134 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
4135 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
4136 WREG32(INTERRUPT_CNTL, interrupt_cntl);
4138 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
4139 rb_bufsz = drm_order(rdev->ih.ring_size / 4);
4141 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
4142 IH_WPTR_OVERFLOW_CLEAR |
4145 if (rdev->wb.enabled)
4146 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
4148 /* set the writeback address whether it's enabled or not */
4149 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
4150 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
4152 WREG32(IH_RB_CNTL, ih_rb_cntl);
4154 /* set rptr, wptr to 0 */
4155 WREG32(IH_RB_RPTR, 0);
4156 WREG32(IH_RB_WPTR, 0);
4158 /* Default settings for IH_CNTL (disabled at first) */
4159 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
4160 /* RPTR_REARM only works if msi's are enabled */
4161 if (rdev->msi_enabled)
4162 ih_cntl |= RPTR_REARM;
4163 WREG32(IH_CNTL, ih_cntl);
4165 /* force the active interrupt state to all disabled */
4166 if (rdev->family >= CHIP_CEDAR)
4167 evergreen_disable_interrupt_state(rdev);
4169 r600_disable_interrupt_state(rdev);
4171 /* at this point everything should be setup correctly to enable master */
4172 pci_enable_busmaster(rdev->dev);
4175 r600_enable_interrupts(rdev);
4180 void r600_irq_suspend(struct radeon_device *rdev)
4182 r600_irq_disable(rdev);
4183 r600_rlc_stop(rdev);
4186 void r600_irq_fini(struct radeon_device *rdev)
4188 r600_irq_suspend(rdev);
4189 r600_ih_ring_fini(rdev);
4192 int r600_irq_set(struct radeon_device *rdev)
4194 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
4196 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
4197 u32 grbm_int_cntl = 0;
4199 u32 d1grph = 0, d2grph = 0;
4201 u32 thermal_int = 0;
4203 if (!rdev->irq.installed) {
4204 DRM_ERROR("Can't enable IRQ/MSI because no handler is installed\n");
4207 /* don't enable anything if the ih is disabled */
4208 if (!rdev->ih.enabled) {
4209 r600_disable_interrupts(rdev);
4210 /* force the active interrupt state to all disabled */
4211 r600_disable_interrupt_state(rdev);
4215 if (ASIC_IS_DCE3(rdev)) {
4216 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
4217 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
4218 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
4219 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
4220 if (ASIC_IS_DCE32(rdev)) {
4221 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
4222 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
4223 hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
4224 hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
4226 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
4227 hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
4230 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
4231 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
4232 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
4233 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
4234 hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
4237 dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
4239 if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
4240 thermal_int = RREG32(CG_THERMAL_INT) &
4241 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
4242 } else if (rdev->family >= CHIP_RV770) {
4243 thermal_int = RREG32(RV770_CG_THERMAL_INT) &
4244 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
4246 if (rdev->irq.dpm_thermal) {
4247 DRM_DEBUG("dpm thermal\n");
4248 thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
4251 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
4252 DRM_DEBUG("r600_irq_set: sw int\n");
4253 cp_int_cntl |= RB_INT_ENABLE;
4254 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
4257 if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
4258 DRM_DEBUG("r600_irq_set: sw int dma\n");
4259 dma_cntl |= TRAP_ENABLE;
4262 if (rdev->irq.crtc_vblank_int[0] ||
4263 atomic_read(&rdev->irq.pflip[0])) {
4264 DRM_DEBUG("r600_irq_set: vblank 0\n");
4265 mode_int |= D1MODE_VBLANK_INT_MASK;
4267 if (rdev->irq.crtc_vblank_int[1] ||
4268 atomic_read(&rdev->irq.pflip[1])) {
4269 DRM_DEBUG("r600_irq_set: vblank 1\n");
4270 mode_int |= D2MODE_VBLANK_INT_MASK;
4272 if (rdev->irq.hpd[0]) {
4273 DRM_DEBUG("r600_irq_set: hpd 1\n");
4274 hpd1 |= DC_HPDx_INT_EN;
4276 if (rdev->irq.hpd[1]) {
4277 DRM_DEBUG("r600_irq_set: hpd 2\n");
4278 hpd2 |= DC_HPDx_INT_EN;
4280 if (rdev->irq.hpd[2]) {
4281 DRM_DEBUG("r600_irq_set: hpd 3\n");
4282 hpd3 |= DC_HPDx_INT_EN;
4284 if (rdev->irq.hpd[3]) {
4285 DRM_DEBUG("r600_irq_set: hpd 4\n");
4286 hpd4 |= DC_HPDx_INT_EN;
4288 if (rdev->irq.hpd[4]) {
4289 DRM_DEBUG("r600_irq_set: hpd 5\n");
4290 hpd5 |= DC_HPDx_INT_EN;
4292 if (rdev->irq.hpd[5]) {
4293 DRM_DEBUG("r600_irq_set: hpd 6\n");
4294 hpd6 |= DC_HPDx_INT_EN;
4296 if (rdev->irq.afmt[0]) {
4297 DRM_DEBUG("r600_irq_set: hdmi 0\n");
4298 hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
4300 if (rdev->irq.afmt[1]) {
4301 DRM_DEBUG("r600_irq_set: hdmi 0\n");
4302 hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
4305 WREG32(CP_INT_CNTL, cp_int_cntl);
4306 WREG32(DMA_CNTL, dma_cntl);
4307 WREG32(DxMODE_INT_MASK, mode_int);
4308 WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
4309 WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
4310 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
4311 if (ASIC_IS_DCE3(rdev)) {
4312 WREG32(DC_HPD1_INT_CONTROL, hpd1);
4313 WREG32(DC_HPD2_INT_CONTROL, hpd2);
4314 WREG32(DC_HPD3_INT_CONTROL, hpd3);
4315 WREG32(DC_HPD4_INT_CONTROL, hpd4);
4316 if (ASIC_IS_DCE32(rdev)) {
4317 WREG32(DC_HPD5_INT_CONTROL, hpd5);
4318 WREG32(DC_HPD6_INT_CONTROL, hpd6);
4319 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
4320 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
4322 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
4323 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
4326 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
4327 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
4328 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
4329 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
4330 WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
4332 if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
4333 WREG32(CG_THERMAL_INT, thermal_int);
4334 } else if (rdev->family >= CHIP_RV770) {
4335 WREG32(RV770_CG_THERMAL_INT, thermal_int);
4341 static void r600_irq_ack(struct radeon_device *rdev)
4345 if (ASIC_IS_DCE3(rdev)) {
4346 rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
4347 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
4348 rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
4349 if (ASIC_IS_DCE32(rdev)) {
4350 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
4351 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
4353 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
4354 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
4357 rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
4358 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
4359 rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
4360 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
4361 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
4363 rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
4364 rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
4366 if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
4367 WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
4368 if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
4369 WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
4370 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
4371 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
4372 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
4373 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
4374 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
4375 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
4376 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
4377 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
4378 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
4379 if (ASIC_IS_DCE3(rdev)) {
4380 tmp = RREG32(DC_HPD1_INT_CONTROL);
4381 tmp |= DC_HPDx_INT_ACK;
4382 WREG32(DC_HPD1_INT_CONTROL, tmp);
4384 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
4385 tmp |= DC_HPDx_INT_ACK;
4386 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
4389 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
4390 if (ASIC_IS_DCE3(rdev)) {
4391 tmp = RREG32(DC_HPD2_INT_CONTROL);
4392 tmp |= DC_HPDx_INT_ACK;
4393 WREG32(DC_HPD2_INT_CONTROL, tmp);
4395 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
4396 tmp |= DC_HPDx_INT_ACK;
4397 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
4400 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
4401 if (ASIC_IS_DCE3(rdev)) {
4402 tmp = RREG32(DC_HPD3_INT_CONTROL);
4403 tmp |= DC_HPDx_INT_ACK;
4404 WREG32(DC_HPD3_INT_CONTROL, tmp);
4406 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
4407 tmp |= DC_HPDx_INT_ACK;
4408 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
4411 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
4412 tmp = RREG32(DC_HPD4_INT_CONTROL);
4413 tmp |= DC_HPDx_INT_ACK;
4414 WREG32(DC_HPD4_INT_CONTROL, tmp);
4416 if (ASIC_IS_DCE32(rdev)) {
4417 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
4418 tmp = RREG32(DC_HPD5_INT_CONTROL);
4419 tmp |= DC_HPDx_INT_ACK;
4420 WREG32(DC_HPD5_INT_CONTROL, tmp);
4422 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
4423 tmp = RREG32(DC_HPD5_INT_CONTROL);
4424 tmp |= DC_HPDx_INT_ACK;
4425 WREG32(DC_HPD6_INT_CONTROL, tmp);
4427 if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
4428 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
4429 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
4430 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
4432 if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
4433 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
4434 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
4435 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
4438 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
4439 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
4440 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
4441 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
4443 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
4444 if (ASIC_IS_DCE3(rdev)) {
4445 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
4446 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
4447 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
4449 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
4450 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
4451 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
4457 void r600_irq_disable(struct radeon_device *rdev)
4459 r600_disable_interrupts(rdev);
4460 /* Wait and acknowledge irq */
4463 r600_disable_interrupt_state(rdev);
4466 static u32 r600_get_ih_wptr(struct radeon_device *rdev)
4470 if (rdev->wb.enabled)
4471 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
4473 wptr = RREG32(IH_RB_WPTR);
4475 if (wptr & RB_OVERFLOW) {
4476 /* When a ring buffer overflow happen start parsing interrupt
4477 * from the last not overwritten vector (wptr + 16). Hopefully
4478 * this should allow us to catchup.
4480 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
4481 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
4482 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
4483 tmp = RREG32(IH_RB_CNTL);
4484 tmp |= IH_WPTR_OVERFLOW_CLEAR;
4485 WREG32(IH_RB_CNTL, tmp);
4487 return (wptr & rdev->ih.ptr_mask);
4491 * Each IV ring entry is 128 bits:
4492 * [7:0] - interrupt source id
4494 * [59:32] - interrupt source data
4495 * [127:60] - reserved
4497 * The basic interrupt vector entries
4498 * are decoded as follows:
4499 * src_id src_data description
4504 * 19 0 FP Hot plug detection A
4505 * 19 1 FP Hot plug detection B
4506 * 19 2 DAC A auto-detection
4507 * 19 3 DAC B auto-detection
4513 * 181 - EOP Interrupt
4516 * Note, these are based on r600 and may need to be
4517 * adjusted or added to on newer asics
4520 irqreturn_t r600_irq_process(struct radeon_device *rdev)
4524 u32 src_id, src_data;
4526 bool queue_hotplug = false;
4527 bool queue_hdmi = false;
4528 bool queue_thermal = false;
4530 if (!rdev->ih.enabled || rdev->shutdown)
4533 /* No MSIs, need a dummy read to flush PCI DMAs */
4534 if (!rdev->msi_enabled)
4537 wptr = r600_get_ih_wptr(rdev);
4540 /* is somebody else already processing irqs? */
4541 if (atomic_xchg(&rdev->ih.lock, 1))
4544 rptr = rdev->ih.rptr;
4545 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
4547 /* Order reading of wptr vs. reading of IH ring data */
4550 /* display interrupts */
4553 while (rptr != wptr) {
4554 /* wptr/rptr are in bytes! */
4555 ring_index = rptr / 4;
4556 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
4557 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
4560 case 1: /* D1 vblank/vline */
4562 case 0: /* D1 vblank */
4563 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
4564 if (rdev->irq.crtc_vblank_int[0]) {
4565 drm_handle_vblank(rdev->ddev, 0);
4566 rdev->pm.vblank_sync = true;
4567 DRM_WAKEUP(&rdev->irq.vblank_queue);
4569 if (atomic_read(&rdev->irq.pflip[0]))
4570 radeon_crtc_handle_flip(rdev, 0);
4571 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
4572 DRM_DEBUG("IH: D1 vblank\n");
4575 case 1: /* D1 vline */
4576 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
4577 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
4578 DRM_DEBUG("IH: D1 vline\n");
4582 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4586 case 5: /* D2 vblank/vline */
4588 case 0: /* D2 vblank */
4589 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
4590 if (rdev->irq.crtc_vblank_int[1]) {
4591 drm_handle_vblank(rdev->ddev, 1);
4592 rdev->pm.vblank_sync = true;
4593 DRM_WAKEUP(&rdev->irq.vblank_queue);
4595 if (atomic_read(&rdev->irq.pflip[1]))
4596 radeon_crtc_handle_flip(rdev, 1);
4597 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
4598 DRM_DEBUG("IH: D2 vblank\n");
4601 case 1: /* D1 vline */
4602 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
4603 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
4604 DRM_DEBUG("IH: D2 vline\n");
4608 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4612 case 19: /* HPD/DAC hotplug */
4615 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
4616 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
4617 queue_hotplug = true;
4618 DRM_DEBUG("IH: HPD1\n");
4622 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
4623 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
4624 queue_hotplug = true;
4625 DRM_DEBUG("IH: HPD2\n");
4629 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
4630 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
4631 queue_hotplug = true;
4632 DRM_DEBUG("IH: HPD3\n");
4636 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
4637 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
4638 queue_hotplug = true;
4639 DRM_DEBUG("IH: HPD4\n");
4643 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
4644 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
4645 queue_hotplug = true;
4646 DRM_DEBUG("IH: HPD5\n");
4650 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
4651 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
4652 queue_hotplug = true;
4653 DRM_DEBUG("IH: HPD6\n");
4657 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4664 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
4665 rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
4667 DRM_DEBUG("IH: HDMI0\n");
4671 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
4672 rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
4674 DRM_DEBUG("IH: HDMI1\n");
4678 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
4682 case 176: /* CP_INT in ring buffer */
4683 case 177: /* CP_INT in IB1 */
4684 case 178: /* CP_INT in IB2 */
4685 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
4686 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
4688 case 181: /* CP EOP event */
4689 DRM_DEBUG("IH: CP EOP\n");
4690 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
4692 case 224: /* DMA trap event */
4693 DRM_DEBUG("IH: DMA trap\n");
4694 radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
4696 case 230: /* thermal low to high */
4697 DRM_DEBUG("IH: thermal low to high\n");
4698 rdev->pm.dpm.thermal.high_to_low = false;
4699 queue_thermal = true;
4701 case 231: /* thermal high to low */
4702 DRM_DEBUG("IH: thermal high to low\n");
4703 rdev->pm.dpm.thermal.high_to_low = true;
4704 queue_thermal = true;
4706 case 233: /* GUI IDLE */
4707 DRM_DEBUG("IH: GUI idle\n");
4710 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4714 /* wptr/rptr are in bytes! */
4716 rptr &= rdev->ih.ptr_mask;
4719 taskqueue_enqueue(rdev->tq, &rdev->hotplug_work);
4721 taskqueue_enqueue(rdev->tq, &rdev->audio_work);
4722 if (queue_thermal && rdev->pm.dpm_enabled)
4723 taskqueue_enqueue(rdev->tq, &rdev->pm.dpm.thermal.work);
4725 rdev->ih.rptr = rptr;
4726 WREG32(IH_RB_RPTR, rdev->ih.rptr);
4727 atomic_set(&rdev->ih.lock, 0);
4729 /* make sure wptr hasn't changed while processing */
4730 wptr = r600_get_ih_wptr(rdev);
4740 #if defined(CONFIG_DEBUG_FS)
4742 static int r600_debugfs_mc_info(struct seq_file *m, void *data)
4744 struct drm_info_node *node = (struct drm_info_node *) m->private;
4745 struct drm_device *dev = node->minor->dev;
4746 struct radeon_device *rdev = dev->dev_private;
4748 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
4749 DREG32_SYS(m, rdev, VM_L2_STATUS);
4753 static struct drm_info_list r600_mc_info_list[] = {
4754 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
4758 int r600_debugfs_mc_info_init(struct radeon_device *rdev)
4760 #if defined(CONFIG_DEBUG_FS)
4761 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
4768 * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
4769 * rdev: radeon device structure
4770 * bo: buffer object struct which userspace is waiting for idle
4772 * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
4773 * through ring buffer, this leads to corruption in rendering, see
4774 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
4775 * directly perform HDP flush by writing register through MMIO.
4777 void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
4779 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
4780 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
4781 * This seems to cause problems on some AGP cards. Just use the old
4784 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
4785 rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
4786 volatile uint32_t *ptr = rdev->vram_scratch.ptr;
4789 WREG32(HDP_DEBUG1, 0);
4792 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
4795 void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
4797 u32 link_width_cntl, mask;
4799 if (rdev->flags & RADEON_IS_IGP)
4802 if (!(rdev->flags & RADEON_IS_PCIE))
4805 /* x2 cards have a special sequence */
4806 if (ASIC_IS_X2(rdev))
4809 radeon_gui_idle(rdev);
4813 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
4816 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
4819 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
4822 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
4825 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
4828 /* not actually supported */
4829 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
4832 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
4835 DRM_ERROR("invalid pcie lane request: %d\n", lanes);
4839 link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
4840 link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
4841 link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
4842 link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
4843 R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
4845 WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4848 int r600_get_pcie_lanes(struct radeon_device *rdev)
4850 u32 link_width_cntl;
4852 if (rdev->flags & RADEON_IS_IGP)
4855 if (!(rdev->flags & RADEON_IS_PCIE))
4858 /* x2 cards have a special sequence */
4859 if (ASIC_IS_X2(rdev))
4862 radeon_gui_idle(rdev);
4864 link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
4866 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
4867 case RADEON_PCIE_LC_LINK_WIDTH_X1:
4869 case RADEON_PCIE_LC_LINK_WIDTH_X2:
4871 case RADEON_PCIE_LC_LINK_WIDTH_X4:
4873 case RADEON_PCIE_LC_LINK_WIDTH_X8:
4875 case RADEON_PCIE_LC_LINK_WIDTH_X12:
4876 /* not actually supported */
4878 case RADEON_PCIE_LC_LINK_WIDTH_X0:
4879 case RADEON_PCIE_LC_LINK_WIDTH_X16:
4885 static void r600_pcie_gen2_enable(struct radeon_device *rdev)
4887 u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
4892 if (radeon_pcie_gen2 == 0)
4895 if (rdev->flags & RADEON_IS_IGP)
4898 if (!(rdev->flags & RADEON_IS_PCIE))
4901 /* x2 cards have a special sequence */
4902 if (ASIC_IS_X2(rdev))
4905 /* only RV6xx+ chips are supported */
4906 if (rdev->family <= CHIP_R600)
4909 ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
4913 if (!(mask & DRM_PCIE_SPEED_50))
4916 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
4917 if (speed_cntl & LC_CURRENT_DATA_RATE) {
4918 DRM_INFO("PCIE gen 2 link speeds already enabled\n");
4922 DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
4924 /* 55 nm r6xx asics */
4925 if ((rdev->family == CHIP_RV670) ||
4926 (rdev->family == CHIP_RV620) ||
4927 (rdev->family == CHIP_RV635)) {
4928 /* advertise upconfig capability */
4929 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
4930 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
4931 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4932 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
4933 if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
4934 lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
4935 link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
4936 LC_RECONFIG_ARC_MISSING_ESCAPE);
4937 link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
4938 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4940 link_width_cntl |= LC_UPCONFIGURE_DIS;
4941 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4945 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
4946 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
4947 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
4949 /* 55 nm r6xx asics */
4950 if ((rdev->family == CHIP_RV670) ||
4951 (rdev->family == CHIP_RV620) ||
4952 (rdev->family == CHIP_RV635)) {
4953 WREG32(MM_CFGREGS_CNTL, 0x8);
4954 link_cntl2 = RREG32(0x4088);
4955 WREG32(MM_CFGREGS_CNTL, 0);
4956 /* not supported yet */
4957 if (link_cntl2 & SELECTABLE_DEEMPHASIS)
4961 speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
4962 speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
4963 speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
4964 speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
4965 speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
4966 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
4968 tmp = RREG32(0x541c);
4969 WREG32(0x541c, tmp | 0x8);
4970 WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
4971 link_cntl2 = RREG16(0x4088);
4972 link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
4974 WREG16(0x4088, link_cntl2);
4975 WREG32(MM_CFGREGS_CNTL, 0);
4977 if ((rdev->family == CHIP_RV670) ||
4978 (rdev->family == CHIP_RV620) ||
4979 (rdev->family == CHIP_RV635)) {
4980 training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
4981 training_cntl &= ~LC_POINT_7_PLUS_EN;
4982 WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
4984 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
4985 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
4986 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
4989 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
4990 speed_cntl |= LC_GEN2_EN_STRAP;
4991 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
4994 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
4995 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
4997 link_width_cntl |= LC_UPCONFIGURE_DIS;
4999 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
5000 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
5005 * r600_get_gpu_clock_counter - return GPU clock counter snapshot
5007 * @rdev: radeon_device pointer
5009 * Fetches a GPU clock counter snapshot (R6xx-cayman).
5010 * Returns the 64 bit clock counter snapshot.
5012 uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
5016 spin_lock(&rdev->gpu_clock_mutex);
5017 WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
5018 clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
5019 ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
5020 spin_unlock(&rdev->gpu_clock_mutex);