2 * Copyright (c) 1997, 1998, 1999
3 * Bill Paul <wpaul@ctr.columbia.edu>. All rights reserved.
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
8 * 1. Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
13 * 3. All advertising materials mentioning features or use of this software
14 * must display the following acknowledgement:
15 * This product includes software developed by Bill Paul.
16 * 4. Neither the name of the author nor the names of any co-contributors
17 * may be used to endorse or promote products derived from this software
18 * without specific prior written permission.
20 * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
21 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
24 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
30 * THE POSSIBILITY OF SUCH DAMAGE.
32 * $FreeBSD: src/sys/pci/if_ste.c,v 1.14.2.9 2003/02/05 22:03:57 mbr Exp $
33 * $DragonFly: src/sys/dev/netif/ste/if_ste.c,v 1.35 2006/10/25 20:55:59 dillon Exp $
36 #include <sys/param.h>
37 #include <sys/systm.h>
38 #include <sys/sockio.h>
40 #include <sys/malloc.h>
41 #include <sys/kernel.h>
42 #include <sys/socket.h>
43 #include <sys/serialize.h>
46 #include <sys/thread2.h>
49 #include <net/ifq_var.h>
50 #include <net/if_arp.h>
51 #include <net/ethernet.h>
52 #include <net/if_dl.h>
53 #include <net/if_media.h>
54 #include <net/vlan/if_vlan_var.h>
58 #include <vm/vm.h> /* for vtophys */
59 #include <vm/pmap.h> /* for vtophys */
61 #include "../mii_layer/mii.h"
62 #include "../mii_layer/miivar.h"
64 #include <bus/pci/pcidevs.h>
65 #include <bus/pci/pcireg.h>
66 #include <bus/pci/pcivar.h>
68 /* "controller miibus0" required. See GENERIC if you get errors here. */
69 #include "miibus_if.h"
71 #define STE_USEIOSPACE
73 #include "if_stereg.h"
76 * Various supported device vendors/types and their names.
78 static struct ste_type ste_devs[] = {
79 { PCI_VENDOR_SUNDANCETI, PCI_PRODUCT_SUNDANCETI_ST201,
80 "Sundance ST201 10/100BaseTX" },
81 { PCI_VENDOR_DLINK, PCI_PRODUCT_DLINK_DL1002,
82 "D-Link DFE-550TX 10/100BaseTX" },
86 static int ste_probe (device_t);
87 static int ste_attach (device_t);
88 static int ste_detach (device_t);
89 static void ste_init (void *);
90 static void ste_intr (void *);
91 static void ste_rxeof (struct ste_softc *);
92 static void ste_txeoc (struct ste_softc *);
93 static void ste_txeof (struct ste_softc *);
94 static void ste_stats_update (void *);
95 static void ste_stop (struct ste_softc *);
96 static void ste_reset (struct ste_softc *);
97 static int ste_ioctl (struct ifnet *, u_long, caddr_t,
99 static int ste_encap (struct ste_softc *, struct ste_chain *,
101 static void ste_start (struct ifnet *);
102 static void ste_watchdog (struct ifnet *);
103 static void ste_shutdown (device_t);
104 static int ste_newbuf (struct ste_softc *,
105 struct ste_chain_onefrag *,
107 static int ste_ifmedia_upd (struct ifnet *);
108 static void ste_ifmedia_sts (struct ifnet *, struct ifmediareq *);
110 static void ste_mii_sync (struct ste_softc *);
111 static void ste_mii_send (struct ste_softc *, u_int32_t, int);
112 static int ste_mii_readreg (struct ste_softc *,
113 struct ste_mii_frame *);
114 static int ste_mii_writereg (struct ste_softc *,
115 struct ste_mii_frame *);
116 static int ste_miibus_readreg (device_t, int, int);
117 static int ste_miibus_writereg (device_t, int, int, int);
118 static void ste_miibus_statchg (device_t);
120 static int ste_eeprom_wait (struct ste_softc *);
121 static int ste_read_eeprom (struct ste_softc *, caddr_t, int,
123 static void ste_wait (struct ste_softc *);
124 static void ste_setmulti (struct ste_softc *);
125 static int ste_init_rx_list (struct ste_softc *);
126 static void ste_init_tx_list (struct ste_softc *);
128 #ifdef STE_USEIOSPACE
129 #define STE_RES SYS_RES_IOPORT
130 #define STE_RID STE_PCI_LOIO
132 #define STE_RES SYS_RES_MEMORY
133 #define STE_RID STE_PCI_LOMEM
136 static device_method_t ste_methods[] = {
137 /* Device interface */
138 DEVMETHOD(device_probe, ste_probe),
139 DEVMETHOD(device_attach, ste_attach),
140 DEVMETHOD(device_detach, ste_detach),
141 DEVMETHOD(device_shutdown, ste_shutdown),
144 DEVMETHOD(bus_print_child, bus_generic_print_child),
145 DEVMETHOD(bus_driver_added, bus_generic_driver_added),
148 DEVMETHOD(miibus_readreg, ste_miibus_readreg),
149 DEVMETHOD(miibus_writereg, ste_miibus_writereg),
150 DEVMETHOD(miibus_statchg, ste_miibus_statchg),
155 static driver_t ste_driver = {
158 sizeof(struct ste_softc)
161 static devclass_t ste_devclass;
163 DECLARE_DUMMY_MODULE(if_ste);
164 DRIVER_MODULE(if_ste, pci, ste_driver, ste_devclass, 0, 0);
165 DRIVER_MODULE(miibus, ste, miibus_driver, miibus_devclass, 0, 0);
167 #define STE_SETBIT4(sc, reg, x) \
168 CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) | x)
170 #define STE_CLRBIT4(sc, reg, x) \
171 CSR_WRITE_4(sc, reg, CSR_READ_4(sc, reg) & ~x)
173 #define STE_SETBIT2(sc, reg, x) \
174 CSR_WRITE_2(sc, reg, CSR_READ_2(sc, reg) | x)
176 #define STE_CLRBIT2(sc, reg, x) \
177 CSR_WRITE_2(sc, reg, CSR_READ_2(sc, reg) & ~x)
179 #define STE_SETBIT1(sc, reg, x) \
180 CSR_WRITE_1(sc, reg, CSR_READ_1(sc, reg) | x)
182 #define STE_CLRBIT1(sc, reg, x) \
183 CSR_WRITE_1(sc, reg, CSR_READ_1(sc, reg) & ~x)
186 #define MII_SET(x) STE_SETBIT1(sc, STE_PHYCTL, x)
187 #define MII_CLR(x) STE_CLRBIT1(sc, STE_PHYCTL, x)
190 * Sync the PHYs by setting data bit and strobing the clock 32 times.
193 ste_mii_sync(struct ste_softc *sc)
197 MII_SET(STE_PHYCTL_MDIR|STE_PHYCTL_MDATA);
199 for (i = 0; i < 32; i++) {
200 MII_SET(STE_PHYCTL_MCLK);
202 MII_CLR(STE_PHYCTL_MCLK);
210 * Clock a series of bits through the MII.
213 ste_mii_send(struct ste_softc *sc, u_int32_t bits, int cnt)
217 MII_CLR(STE_PHYCTL_MCLK);
219 for (i = (0x1 << (cnt - 1)); i; i >>= 1) {
221 MII_SET(STE_PHYCTL_MDATA);
223 MII_CLR(STE_PHYCTL_MDATA);
226 MII_CLR(STE_PHYCTL_MCLK);
228 MII_SET(STE_PHYCTL_MCLK);
233 * Read an PHY register through the MII.
236 ste_mii_readreg(struct ste_softc *sc, struct ste_mii_frame *frame)
241 * Set up frame for RX.
243 frame->mii_stdelim = STE_MII_STARTDELIM;
244 frame->mii_opcode = STE_MII_READOP;
245 frame->mii_turnaround = 0;
248 CSR_WRITE_2(sc, STE_PHYCTL, 0);
252 MII_SET(STE_PHYCTL_MDIR);
257 * Send command/address info.
259 ste_mii_send(sc, frame->mii_stdelim, 2);
260 ste_mii_send(sc, frame->mii_opcode, 2);
261 ste_mii_send(sc, frame->mii_phyaddr, 5);
262 ste_mii_send(sc, frame->mii_regaddr, 5);
265 MII_CLR(STE_PHYCTL_MDIR);
268 MII_CLR((STE_PHYCTL_MCLK|STE_PHYCTL_MDATA));
270 MII_SET(STE_PHYCTL_MCLK);
274 MII_CLR(STE_PHYCTL_MCLK);
276 ack = CSR_READ_2(sc, STE_PHYCTL) & STE_PHYCTL_MDATA;
277 MII_SET(STE_PHYCTL_MCLK);
281 * Now try reading data bits. If the ack failed, we still
282 * need to clock through 16 cycles to keep the PHY(s) in sync.
285 for(i = 0; i < 16; i++) {
286 MII_CLR(STE_PHYCTL_MCLK);
288 MII_SET(STE_PHYCTL_MCLK);
294 for (i = 0x8000; i; i >>= 1) {
295 MII_CLR(STE_PHYCTL_MCLK);
298 if (CSR_READ_2(sc, STE_PHYCTL) & STE_PHYCTL_MDATA)
299 frame->mii_data |= i;
302 MII_SET(STE_PHYCTL_MCLK);
308 MII_CLR(STE_PHYCTL_MCLK);
310 MII_SET(STE_PHYCTL_MCLK);
319 * Write to a PHY register through the MII.
322 ste_mii_writereg(struct ste_softc *sc, struct ste_mii_frame *frame)
325 * Set up frame for TX.
328 frame->mii_stdelim = STE_MII_STARTDELIM;
329 frame->mii_opcode = STE_MII_WRITEOP;
330 frame->mii_turnaround = STE_MII_TURNAROUND;
333 * Turn on data output.
335 MII_SET(STE_PHYCTL_MDIR);
339 ste_mii_send(sc, frame->mii_stdelim, 2);
340 ste_mii_send(sc, frame->mii_opcode, 2);
341 ste_mii_send(sc, frame->mii_phyaddr, 5);
342 ste_mii_send(sc, frame->mii_regaddr, 5);
343 ste_mii_send(sc, frame->mii_turnaround, 2);
344 ste_mii_send(sc, frame->mii_data, 16);
347 MII_SET(STE_PHYCTL_MCLK);
349 MII_CLR(STE_PHYCTL_MCLK);
355 MII_CLR(STE_PHYCTL_MDIR);
361 ste_miibus_readreg(device_t dev, int phy, int reg)
363 struct ste_softc *sc;
364 struct ste_mii_frame frame;
366 sc = device_get_softc(dev);
368 if ( sc->ste_one_phy && phy != 0 )
371 bzero((char *)&frame, sizeof(frame));
373 frame.mii_phyaddr = phy;
374 frame.mii_regaddr = reg;
375 ste_mii_readreg(sc, &frame);
377 return(frame.mii_data);
381 ste_miibus_writereg(device_t dev, int phy, int reg, int data)
383 struct ste_softc *sc;
384 struct ste_mii_frame frame;
386 sc = device_get_softc(dev);
387 bzero((char *)&frame, sizeof(frame));
389 frame.mii_phyaddr = phy;
390 frame.mii_regaddr = reg;
391 frame.mii_data = data;
393 ste_mii_writereg(sc, &frame);
399 ste_miibus_statchg(device_t dev)
401 struct ste_softc *sc;
402 struct mii_data *mii;
405 sc = device_get_softc(dev);
406 mii = device_get_softc(sc->ste_miibus);
408 if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX) {
409 STE_SETBIT2(sc, STE_MACCTL0, STE_MACCTL0_FULLDUPLEX);
411 STE_CLRBIT2(sc, STE_MACCTL0, STE_MACCTL0_FULLDUPLEX);
414 STE_SETBIT4(sc, STE_ASICCTL,STE_ASICCTL_RX_RESET |
415 STE_ASICCTL_TX_RESET);
416 for (i = 0; i < STE_TIMEOUT; i++) {
417 if (!(CSR_READ_4(sc, STE_ASICCTL) & STE_ASICCTL_RESET_BUSY))
420 if (i == STE_TIMEOUT)
421 if_printf(&sc->arpcom.ac_if, "rx reset never completed\n");
427 ste_ifmedia_upd(struct ifnet *ifp)
429 struct ste_softc *sc;
430 struct mii_data *mii;
433 mii = device_get_softc(sc->ste_miibus);
435 if (mii->mii_instance) {
436 struct mii_softc *miisc;
437 for (miisc = LIST_FIRST(&mii->mii_phys); miisc != NULL;
438 miisc = LIST_NEXT(miisc, mii_list))
439 mii_phy_reset(miisc);
447 ste_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
449 struct ste_softc *sc;
450 struct mii_data *mii;
453 mii = device_get_softc(sc->ste_miibus);
456 ifmr->ifm_active = mii->mii_media_active;
457 ifmr->ifm_status = mii->mii_media_status;
463 ste_wait(struct ste_softc *sc)
467 for (i = 0; i < STE_TIMEOUT; i++) {
468 if (!(CSR_READ_4(sc, STE_DMACTL) & STE_DMACTL_DMA_HALTINPROG))
472 if (i == STE_TIMEOUT)
473 if_printf(&sc->arpcom.ac_if, "command never completed!\n");
479 * The EEPROM is slow: give it time to come ready after issuing
483 ste_eeprom_wait(struct ste_softc *sc)
489 for (i = 0; i < 100; i++) {
490 if (CSR_READ_2(sc, STE_EEPROM_CTL) & STE_EECTL_BUSY)
497 if_printf(&sc->arpcom.ac_if, "eeprom failed to come ready\n");
505 * Read a sequence of words from the EEPROM. Note that ethernet address
506 * data is stored in the EEPROM in network byte order.
509 ste_read_eeprom(struct ste_softc *sc, caddr_t dest, int off, int cnt, int swap)
512 u_int16_t word = 0, *ptr;
514 if (ste_eeprom_wait(sc))
517 for (i = 0; i < cnt; i++) {
518 CSR_WRITE_2(sc, STE_EEPROM_CTL, STE_EEOPCODE_READ | (off + i));
519 err = ste_eeprom_wait(sc);
522 word = CSR_READ_2(sc, STE_EEPROM_DATA);
523 ptr = (u_int16_t *)(dest + (i * 2));
534 ste_setmulti(struct ste_softc *sc)
538 u_int32_t hashes[2] = { 0, 0 };
539 struct ifmultiaddr *ifma;
541 ifp = &sc->arpcom.ac_if;
542 if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
543 STE_SETBIT1(sc, STE_RX_MODE, STE_RXMODE_ALLMULTI);
544 STE_CLRBIT1(sc, STE_RX_MODE, STE_RXMODE_MULTIHASH);
548 /* first, zot all the existing hash bits */
549 CSR_WRITE_2(sc, STE_MAR0, 0);
550 CSR_WRITE_2(sc, STE_MAR1, 0);
551 CSR_WRITE_2(sc, STE_MAR2, 0);
552 CSR_WRITE_2(sc, STE_MAR3, 0);
554 /* now program new ones */
555 LIST_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
556 if (ifma->ifma_addr->sa_family != AF_LINK)
559 LLADDR((struct sockaddr_dl *)ifma->ifma_addr),
560 ETHER_ADDR_LEN) & 0x3f;
562 hashes[0] |= (1 << h);
564 hashes[1] |= (1 << (h - 32));
567 CSR_WRITE_2(sc, STE_MAR0, hashes[0] & 0xFFFF);
568 CSR_WRITE_2(sc, STE_MAR1, (hashes[0] >> 16) & 0xFFFF);
569 CSR_WRITE_2(sc, STE_MAR2, hashes[1] & 0xFFFF);
570 CSR_WRITE_2(sc, STE_MAR3, (hashes[1] >> 16) & 0xFFFF);
571 STE_CLRBIT1(sc, STE_RX_MODE, STE_RXMODE_ALLMULTI);
572 STE_SETBIT1(sc, STE_RX_MODE, STE_RXMODE_MULTIHASH);
580 struct ste_softc *sc;
585 ifp = &sc->arpcom.ac_if;
587 /* See if this is really our interrupt. */
588 if (!(CSR_READ_2(sc, STE_ISR) & STE_ISR_INTLATCH))
592 status = CSR_READ_2(sc, STE_ISR_ACK);
594 if (!(status & STE_INTRS))
597 if (status & STE_ISR_RX_DMADONE)
600 if (status & STE_ISR_TX_DMADONE)
603 if (status & STE_ISR_TX_DONE)
606 if (status & STE_ISR_STATS_OFLOW) {
607 callout_stop(&sc->ste_stat_timer);
608 ste_stats_update(sc);
611 if (status & STE_ISR_LINKEVENT)
612 mii_pollstat(device_get_softc(sc->ste_miibus));
614 if (status & STE_ISR_HOSTERR) {
620 /* Re-enable interrupts */
621 CSR_WRITE_2(sc, STE_IMR, STE_INTRS);
623 if (!ifq_is_empty(&ifp->if_snd))
630 * A frame has been uploaded: pass the resulting mbuf chain up to
631 * the higher level protocols.
634 ste_rxeof(struct ste_softc *sc)
638 struct ste_chain_onefrag *cur_rx;
639 int total_len = 0, count=0;
642 ifp = &sc->arpcom.ac_if;
644 while((rxstat = sc->ste_cdata.ste_rx_head->ste_ptr->ste_status)
645 & STE_RXSTAT_DMADONE) {
646 if ((STE_RX_LIST_CNT - count) < 3) {
650 cur_rx = sc->ste_cdata.ste_rx_head;
651 sc->ste_cdata.ste_rx_head = cur_rx->ste_next;
654 * If an error occurs, update stats, clear the
655 * status word and leave the mbuf cluster in place:
656 * it should simply get re-used next time this descriptor
657 * comes up in the ring.
659 if (rxstat & STE_RXSTAT_FRAME_ERR) {
661 cur_rx->ste_ptr->ste_status = 0;
666 * If there error bit was not set, the upload complete
667 * bit should be set which means we have a valid packet.
668 * If not, something truly strange has happened.
670 if (!(rxstat & STE_RXSTAT_DMADONE)) {
671 if_printf(ifp, "bad receive status -- packet dropped");
673 cur_rx->ste_ptr->ste_status = 0;
677 /* No errors; receive the packet. */
678 m = cur_rx->ste_mbuf;
679 total_len = cur_rx->ste_ptr->ste_status & STE_RXSTAT_FRAMELEN;
682 * Try to conjure up a new mbuf cluster. If that
683 * fails, it means we have an out of memory condition and
684 * should leave the buffer in place and continue. This will
685 * result in a lost packet, but there's little else we
686 * can do in this situation.
688 if (ste_newbuf(sc, cur_rx, NULL) == ENOBUFS) {
690 cur_rx->ste_ptr->ste_status = 0;
695 m->m_pkthdr.rcvif = ifp;
696 m->m_pkthdr.len = m->m_len = total_len;
698 ifp->if_input(ifp, m);
700 cur_rx->ste_ptr->ste_status = 0;
708 ste_txeoc(struct ste_softc *sc)
713 ifp = &sc->arpcom.ac_if;
715 while ((txstat = CSR_READ_1(sc, STE_TX_STATUS)) &
716 STE_TXSTATUS_TXDONE) {
717 if (txstat & STE_TXSTATUS_UNDERRUN ||
718 txstat & STE_TXSTATUS_EXCESSCOLLS ||
719 txstat & STE_TXSTATUS_RECLAIMERR) {
721 if_printf(ifp, "transmission error: %x\n", txstat);
726 if (txstat & STE_TXSTATUS_UNDERRUN &&
727 sc->ste_tx_thresh < STE_PACKET_SIZE) {
728 sc->ste_tx_thresh += STE_MIN_FRAMELEN;
729 if_printf(ifp, "tx underrun, increasing tx"
730 " start threshold to %d bytes\n",
733 CSR_WRITE_2(sc, STE_TX_STARTTHRESH, sc->ste_tx_thresh);
734 CSR_WRITE_2(sc, STE_TX_RECLAIM_THRESH,
735 (STE_PACKET_SIZE >> 4));
738 CSR_WRITE_2(sc, STE_TX_STATUS, txstat);
745 ste_txeof(struct ste_softc *sc)
747 struct ste_chain *cur_tx = NULL;
751 ifp = &sc->arpcom.ac_if;
753 idx = sc->ste_cdata.ste_tx_cons;
754 while(idx != sc->ste_cdata.ste_tx_prod) {
755 cur_tx = &sc->ste_cdata.ste_tx_chain[idx];
757 if (!(cur_tx->ste_ptr->ste_ctl & STE_TXCTL_DMADONE))
760 if (cur_tx->ste_mbuf != NULL) {
761 m_freem(cur_tx->ste_mbuf);
762 cur_tx->ste_mbuf = NULL;
767 sc->ste_cdata.ste_tx_cnt--;
768 STE_INC(idx, STE_TX_LIST_CNT);
772 sc->ste_cdata.ste_tx_cons = idx;
775 ifp->if_flags &= ~IFF_OACTIVE;
781 ste_stats_update(void *xsc)
783 struct ste_softc *sc;
785 struct mii_data *mii;
788 ifp = &sc->arpcom.ac_if;
789 mii = device_get_softc(sc->ste_miibus);
791 lwkt_serialize_enter(ifp->if_serializer);
793 ifp->if_collisions += CSR_READ_1(sc, STE_LATE_COLLS)
794 + CSR_READ_1(sc, STE_MULTI_COLLS)
795 + CSR_READ_1(sc, STE_SINGLE_COLLS);
799 if (mii->mii_media_status & IFM_ACTIVE &&
800 IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
803 * we don't get a call-back on re-init so do it
804 * otherwise we get stuck in the wrong link state
806 ste_miibus_statchg(sc->ste_dev);
807 if (!ifq_is_empty(&ifp->if_snd))
812 callout_reset(&sc->ste_stat_timer, hz, ste_stats_update, sc);
813 lwkt_serialize_exit(ifp->if_serializer);
818 * Probe for a Sundance ST201 chip. Check the PCI vendor and device
819 * IDs against our list and return a device name if we find a match.
822 ste_probe(device_t dev)
828 while(t->ste_name != NULL) {
829 if ((pci_get_vendor(dev) == t->ste_vid) &&
830 (pci_get_device(dev) == t->ste_did)) {
831 device_set_desc(dev, t->ste_name);
841 * Attach the interface. Allocate softc structures, do ifmedia
842 * setup and ethernet/BPF attach.
845 ste_attach(device_t dev)
847 struct ste_softc *sc;
850 uint8_t eaddr[ETHER_ADDR_LEN];
852 sc = device_get_softc(dev);
856 * Only use one PHY since this chip reports multiple
857 * Note on the DFE-550 the PHY is at 1 on the DFE-580
858 * it is at 0 & 1. It is rev 0x12.
860 if (pci_get_vendor(dev) == PCI_VENDOR_DLINK &&
861 pci_get_device(dev) == PCI_PRODUCT_DLINK_DL1002 &&
862 pci_get_revid(dev) == 0x12 )
866 * Handle power management nonsense.
868 if (pci_get_powerstate(dev) != PCI_POWERSTATE_D0) {
869 u_int32_t iobase, membase, irq;
871 /* Save important PCI config data. */
872 iobase = pci_read_config(dev, STE_PCI_LOIO, 4);
873 membase = pci_read_config(dev, STE_PCI_LOMEM, 4);
874 irq = pci_read_config(dev, STE_PCI_INTLINE, 4);
876 /* Reset the power state. */
877 device_printf(dev, "chip is in D%d power mode "
878 "-- setting to D0\n", pci_get_powerstate(dev));
879 pci_set_powerstate(dev, PCI_POWERSTATE_D0);
881 /* Restore PCI config data. */
882 pci_write_config(dev, STE_PCI_LOIO, iobase, 4);
883 pci_write_config(dev, STE_PCI_LOMEM, membase, 4);
884 pci_write_config(dev, STE_PCI_INTLINE, irq, 4);
888 * Map control/status registers.
890 pci_enable_busmaster(dev);
893 sc->ste_res = bus_alloc_resource_any(dev, STE_RES, &rid, RF_ACTIVE);
895 if (sc->ste_res == NULL) {
896 device_printf(dev, "couldn't map ports/memory\n");
901 sc->ste_btag = rman_get_bustag(sc->ste_res);
902 sc->ste_bhandle = rman_get_bushandle(sc->ste_res);
905 sc->ste_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
906 RF_SHAREABLE | RF_ACTIVE);
908 if (sc->ste_irq == NULL) {
909 device_printf(dev, "couldn't map interrupt\n");
914 callout_init(&sc->ste_stat_timer);
916 ifp = &sc->arpcom.ac_if;
917 if_initname(ifp, device_get_name(dev), device_get_unit(dev));
919 /* Reset the adapter. */
923 * Get station address from the EEPROM.
925 if (ste_read_eeprom(sc, eaddr, STE_EEADDR_NODE0, 3, 0)) {
926 device_printf(dev, "failed to read station address\n");
931 /* Allocate the descriptor queues. */
932 sc->ste_ldata = contigmalloc(sizeof(struct ste_list_data), M_DEVBUF,
933 M_WAITOK, 0, 0xffffffff, PAGE_SIZE, 0);
935 if (sc->ste_ldata == NULL) {
936 device_printf(dev, "no memory for list buffers!\n");
941 bzero(sc->ste_ldata, sizeof(struct ste_list_data));
944 if (mii_phy_probe(dev, &sc->ste_miibus,
945 ste_ifmedia_upd, ste_ifmedia_sts)) {
946 device_printf(dev, "MII without any phy!\n");
952 ifp->if_mtu = ETHERMTU;
953 ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
954 ifp->if_ioctl = ste_ioctl;
955 ifp->if_start = ste_start;
956 ifp->if_watchdog = ste_watchdog;
957 ifp->if_init = ste_init;
958 ifp->if_baudrate = 10000000;
959 ifq_set_maxlen(&ifp->if_snd, STE_TX_LIST_CNT - 1);
960 ifq_set_ready(&ifp->if_snd);
962 sc->ste_tx_thresh = STE_TXSTART_THRESH;
965 * Call MI attach routine.
967 ether_ifattach(ifp, eaddr, NULL);
970 * Tell the upper layer(s) we support long frames.
972 ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
974 error = bus_setup_intr(dev, sc->ste_irq, INTR_NETSAFE,
975 ste_intr, sc, &sc->ste_intrhand,
978 device_printf(dev, "couldn't set up irq\n");
991 ste_detach(device_t dev)
993 struct ste_softc *sc = device_get_softc(dev);
994 struct ifnet *ifp = &sc->arpcom.ac_if;
996 if (device_is_attached(dev)) {
997 lwkt_serialize_enter(ifp->if_serializer);
999 bus_teardown_intr(dev, sc->ste_irq, sc->ste_intrhand);
1000 lwkt_serialize_exit(ifp->if_serializer);
1002 ether_ifdetach(ifp);
1004 if (sc->ste_miibus != NULL)
1005 device_delete_child(dev, sc->ste_miibus);
1006 bus_generic_detach(dev);
1008 if (sc->ste_irq != NULL)
1009 bus_release_resource(dev, SYS_RES_IRQ, 0, sc->ste_irq);
1010 if (sc->ste_res != NULL)
1011 bus_release_resource(dev, STE_RES, STE_RID, sc->ste_res);
1012 if (sc->ste_ldata != NULL) {
1013 contigfree(sc->ste_ldata, sizeof(struct ste_list_data),
1021 ste_newbuf(struct ste_softc *sc, struct ste_chain_onefrag *c,
1024 struct mbuf *m_new = NULL;
1027 MGETHDR(m_new, MB_DONTWAIT, MT_DATA);
1030 MCLGET(m_new, MB_DONTWAIT);
1031 if (!(m_new->m_flags & M_EXT)) {
1035 m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
1038 m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
1039 m_new->m_data = m_new->m_ext.ext_buf;
1042 m_adj(m_new, ETHER_ALIGN);
1044 c->ste_mbuf = m_new;
1045 c->ste_ptr->ste_status = 0;
1046 c->ste_ptr->ste_frag.ste_addr = vtophys(mtod(m_new, caddr_t));
1047 c->ste_ptr->ste_frag.ste_len = (1536 + EVL_ENCAPLEN) | STE_FRAG_LAST;
1053 ste_init_rx_list(struct ste_softc *sc)
1055 struct ste_chain_data *cd;
1056 struct ste_list_data *ld;
1059 cd = &sc->ste_cdata;
1062 for (i = 0; i < STE_RX_LIST_CNT; i++) {
1063 cd->ste_rx_chain[i].ste_ptr = &ld->ste_rx_list[i];
1064 if (ste_newbuf(sc, &cd->ste_rx_chain[i], NULL) == ENOBUFS)
1066 if (i == (STE_RX_LIST_CNT - 1)) {
1067 cd->ste_rx_chain[i].ste_next =
1068 &cd->ste_rx_chain[0];
1069 ld->ste_rx_list[i].ste_next =
1070 vtophys(&ld->ste_rx_list[0]);
1072 cd->ste_rx_chain[i].ste_next =
1073 &cd->ste_rx_chain[i + 1];
1074 ld->ste_rx_list[i].ste_next =
1075 vtophys(&ld->ste_rx_list[i + 1]);
1077 ld->ste_rx_list[i].ste_status = 0;
1080 cd->ste_rx_head = &cd->ste_rx_chain[0];
1086 ste_init_tx_list(struct ste_softc *sc)
1088 struct ste_chain_data *cd;
1089 struct ste_list_data *ld;
1092 cd = &sc->ste_cdata;
1094 for (i = 0; i < STE_TX_LIST_CNT; i++) {
1095 cd->ste_tx_chain[i].ste_ptr = &ld->ste_tx_list[i];
1096 cd->ste_tx_chain[i].ste_ptr->ste_next = 0;
1097 cd->ste_tx_chain[i].ste_ptr->ste_ctl = 0;
1098 cd->ste_tx_chain[i].ste_phys = vtophys(&ld->ste_tx_list[i]);
1099 if (i == (STE_TX_LIST_CNT - 1))
1100 cd->ste_tx_chain[i].ste_next =
1101 &cd->ste_tx_chain[0];
1103 cd->ste_tx_chain[i].ste_next =
1104 &cd->ste_tx_chain[i + 1];
1106 cd->ste_tx_chain[i].ste_prev =
1107 &cd->ste_tx_chain[STE_TX_LIST_CNT - 1];
1109 cd->ste_tx_chain[i].ste_prev =
1110 &cd->ste_tx_chain[i - 1];
1113 cd->ste_tx_prod = 0;
1114 cd->ste_tx_cons = 0;
1123 struct ste_softc *sc;
1126 struct mii_data *mii;
1129 ifp = &sc->arpcom.ac_if;
1130 mii = device_get_softc(sc->ste_miibus);
1134 /* Init our MAC address */
1135 for (i = 0; i < ETHER_ADDR_LEN; i++) {
1136 CSR_WRITE_1(sc, STE_PAR0 + i, sc->arpcom.ac_enaddr[i]);
1140 if (ste_init_rx_list(sc) == ENOBUFS) {
1141 if_printf(ifp, "initialization failed: no "
1142 "memory for RX buffers\n");
1147 /* Set RX polling interval */
1148 CSR_WRITE_1(sc, STE_RX_DMAPOLL_PERIOD, 1);
1150 /* Init TX descriptors */
1151 ste_init_tx_list(sc);
1153 /* Set the TX freethresh value */
1154 CSR_WRITE_1(sc, STE_TX_DMABURST_THRESH, STE_PACKET_SIZE >> 8);
1156 /* Set the TX start threshold for best performance. */
1157 CSR_WRITE_2(sc, STE_TX_STARTTHRESH, sc->ste_tx_thresh);
1159 /* Set the TX reclaim threshold. */
1160 CSR_WRITE_1(sc, STE_TX_RECLAIM_THRESH, (STE_PACKET_SIZE >> 4));
1162 /* Set up the RX filter. */
1163 CSR_WRITE_1(sc, STE_RX_MODE, STE_RXMODE_UNICAST);
1165 /* If we want promiscuous mode, set the allframes bit. */
1166 if (ifp->if_flags & IFF_PROMISC) {
1167 STE_SETBIT1(sc, STE_RX_MODE, STE_RXMODE_PROMISC);
1169 STE_CLRBIT1(sc, STE_RX_MODE, STE_RXMODE_PROMISC);
1172 /* Set capture broadcast bit to accept broadcast frames. */
1173 if (ifp->if_flags & IFF_BROADCAST) {
1174 STE_SETBIT1(sc, STE_RX_MODE, STE_RXMODE_BROADCAST);
1176 STE_CLRBIT1(sc, STE_RX_MODE, STE_RXMODE_BROADCAST);
1181 /* Load the address of the RX list. */
1182 STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_RXDMA_STALL);
1184 CSR_WRITE_4(sc, STE_RX_DMALIST_PTR,
1185 vtophys(&sc->ste_ldata->ste_rx_list[0]));
1186 STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_RXDMA_UNSTALL);
1187 STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_RXDMA_UNSTALL);
1189 /* Set TX polling interval (defer until we TX first packet */
1190 CSR_WRITE_1(sc, STE_TX_DMAPOLL_PERIOD, 0);
1192 /* Load address of the TX list */
1193 STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_TXDMA_STALL);
1195 CSR_WRITE_4(sc, STE_TX_DMALIST_PTR, 0);
1196 STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_TXDMA_UNSTALL);
1197 STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_TXDMA_UNSTALL);
1199 sc->ste_tx_prev_idx=-1;
1201 /* Enable receiver and transmitter */
1202 CSR_WRITE_2(sc, STE_MACCTL0, 0);
1203 CSR_WRITE_2(sc, STE_MACCTL1, 0);
1204 STE_SETBIT2(sc, STE_MACCTL1, STE_MACCTL1_TX_ENABLE);
1205 STE_SETBIT2(sc, STE_MACCTL1, STE_MACCTL1_RX_ENABLE);
1207 /* Enable stats counters. */
1208 STE_SETBIT2(sc, STE_MACCTL1, STE_MACCTL1_STATS_ENABLE);
1210 /* Enable interrupts. */
1211 CSR_WRITE_2(sc, STE_ISR, 0xFFFF);
1212 CSR_WRITE_2(sc, STE_IMR, STE_INTRS);
1214 /* Accept VLAN length packets */
1215 CSR_WRITE_2(sc, STE_MAX_FRAMELEN, ETHER_MAX_LEN + EVL_ENCAPLEN);
1217 ste_ifmedia_upd(ifp);
1219 ifp->if_flags |= IFF_RUNNING;
1220 ifp->if_flags &= ~IFF_OACTIVE;
1222 callout_reset(&sc->ste_stat_timer, hz, ste_stats_update, sc);
1226 ste_stop(struct ste_softc *sc)
1231 ifp = &sc->arpcom.ac_if;
1233 callout_stop(&sc->ste_stat_timer);
1235 CSR_WRITE_2(sc, STE_IMR, 0);
1236 STE_SETBIT2(sc, STE_MACCTL1, STE_MACCTL1_TX_DISABLE);
1237 STE_SETBIT2(sc, STE_MACCTL1, STE_MACCTL1_RX_DISABLE);
1238 STE_SETBIT2(sc, STE_MACCTL1, STE_MACCTL1_STATS_DISABLE);
1239 STE_SETBIT2(sc, STE_DMACTL, STE_DMACTL_TXDMA_STALL);
1240 STE_SETBIT2(sc, STE_DMACTL, STE_DMACTL_RXDMA_STALL);
1243 * Try really hard to stop the RX engine or under heavy RX
1244 * data chip will write into de-allocated memory.
1250 for (i = 0; i < STE_RX_LIST_CNT; i++) {
1251 if (sc->ste_cdata.ste_rx_chain[i].ste_mbuf != NULL) {
1252 m_freem(sc->ste_cdata.ste_rx_chain[i].ste_mbuf);
1253 sc->ste_cdata.ste_rx_chain[i].ste_mbuf = NULL;
1257 for (i = 0; i < STE_TX_LIST_CNT; i++) {
1258 if (sc->ste_cdata.ste_tx_chain[i].ste_mbuf != NULL) {
1259 m_freem(sc->ste_cdata.ste_tx_chain[i].ste_mbuf);
1260 sc->ste_cdata.ste_tx_chain[i].ste_mbuf = NULL;
1264 bzero(sc->ste_ldata, sizeof(struct ste_list_data));
1266 ifp->if_flags &= ~(IFF_RUNNING|IFF_OACTIVE);
1272 ste_reset(struct ste_softc *sc)
1276 STE_SETBIT4(sc, STE_ASICCTL,
1277 STE_ASICCTL_GLOBAL_RESET|STE_ASICCTL_RX_RESET|
1278 STE_ASICCTL_TX_RESET|STE_ASICCTL_DMA_RESET|
1279 STE_ASICCTL_FIFO_RESET|STE_ASICCTL_NETWORK_RESET|
1280 STE_ASICCTL_AUTOINIT_RESET|STE_ASICCTL_HOST_RESET|
1281 STE_ASICCTL_EXTRESET_RESET);
1285 for (i = 0; i < STE_TIMEOUT; i++) {
1286 if (!(CSR_READ_4(sc, STE_ASICCTL) & STE_ASICCTL_RESET_BUSY))
1290 if (i == STE_TIMEOUT)
1291 if_printf(&sc->arpcom.ac_if, "global reset never completed\n");
1297 ste_ioctl(struct ifnet *ifp, u_long command, caddr_t data, struct ucred *cr)
1299 struct ste_softc *sc;
1301 struct mii_data *mii;
1305 ifr = (struct ifreq *)data;
1309 if (ifp->if_flags & IFF_UP) {
1310 if (ifp->if_flags & IFF_RUNNING &&
1311 ifp->if_flags & IFF_PROMISC &&
1312 !(sc->ste_if_flags & IFF_PROMISC)) {
1313 STE_SETBIT1(sc, STE_RX_MODE,
1314 STE_RXMODE_PROMISC);
1315 } else if (ifp->if_flags & IFF_RUNNING &&
1316 !(ifp->if_flags & IFF_PROMISC) &&
1317 sc->ste_if_flags & IFF_PROMISC) {
1318 STE_CLRBIT1(sc, STE_RX_MODE,
1319 STE_RXMODE_PROMISC);
1321 if (!(ifp->if_flags & IFF_RUNNING)) {
1322 sc->ste_tx_thresh = STE_TXSTART_THRESH;
1326 if (ifp->if_flags & IFF_RUNNING)
1329 sc->ste_if_flags = ifp->if_flags;
1339 mii = device_get_softc(sc->ste_miibus);
1340 error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
1343 error = ether_ioctl(ifp, command, data);
1350 ste_encap(struct ste_softc *sc, struct ste_chain *c, struct mbuf *m_head)
1353 struct ste_frag *f = NULL;
1362 for (m = m_head, frag = 0; m != NULL; m = m->m_next) {
1363 if (m->m_len != 0) {
1364 if (frag == STE_MAXFRAGS)
1366 total_len += m->m_len;
1367 f = &d->ste_frags[frag];
1368 f->ste_addr = vtophys(mtod(m, vm_offset_t));
1369 f->ste_len = m->m_len;
1378 * We ran out of segments. We have to recopy this
1379 * mbuf chain first. Bail out if we can't get the
1380 * new buffers. Code borrowed from if_fxp.c.
1382 MGETHDR(mn, MB_DONTWAIT, MT_DATA);
1387 if (m_head->m_pkthdr.len > MHLEN) {
1388 MCLGET(mn, MB_DONTWAIT);
1389 if ((mn->m_flags & M_EXT) == 0) {
1395 m_copydata(m_head, 0, m_head->m_pkthdr.len,
1397 mn->m_pkthdr.len = mn->m_len = m_head->m_pkthdr.len;
1403 c->ste_mbuf = m_head;
1404 d->ste_frags[frag - 1].ste_len |= STE_FRAG_LAST;
1411 ste_start(struct ifnet *ifp)
1413 struct ste_softc *sc;
1414 struct mbuf *m_head = NULL;
1415 struct ste_chain *cur_tx = NULL;
1423 if (ifp->if_flags & IFF_OACTIVE)
1426 idx = sc->ste_cdata.ste_tx_prod;
1428 while(sc->ste_cdata.ste_tx_chain[idx].ste_mbuf == NULL) {
1430 if ((STE_TX_LIST_CNT - sc->ste_cdata.ste_tx_cnt) < 3) {
1431 ifp->if_flags |= IFF_OACTIVE;
1435 m_head = ifq_dequeue(&ifp->if_snd, NULL);
1439 cur_tx = &sc->ste_cdata.ste_tx_chain[idx];
1441 if (ste_encap(sc, cur_tx, m_head) != 0)
1444 cur_tx->ste_ptr->ste_next = 0;
1446 if(sc->ste_tx_prev_idx < 0){
1447 cur_tx->ste_ptr->ste_ctl = STE_TXCTL_DMAINTR | 1;
1448 /* Load address of the TX list */
1449 STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_TXDMA_STALL);
1452 CSR_WRITE_4(sc, STE_TX_DMALIST_PTR,
1453 vtophys(&sc->ste_ldata->ste_tx_list[0]));
1455 /* Set TX polling interval to start TX engine */
1456 CSR_WRITE_1(sc, STE_TX_DMAPOLL_PERIOD, 64);
1458 STE_SETBIT4(sc, STE_DMACTL, STE_DMACTL_TXDMA_UNSTALL);
1461 cur_tx->ste_ptr->ste_ctl = STE_TXCTL_DMAINTR | 1;
1462 sc->ste_cdata.ste_tx_chain[
1463 sc->ste_tx_prev_idx].ste_ptr->ste_next
1467 sc->ste_tx_prev_idx=idx;
1469 BPF_MTAP(ifp, cur_tx->ste_mbuf);
1471 STE_INC(idx, STE_TX_LIST_CNT);
1472 sc->ste_cdata.ste_tx_cnt++;
1474 sc->ste_cdata.ste_tx_prod = idx;
1481 ste_watchdog(struct ifnet *ifp)
1483 struct ste_softc *sc;
1488 if_printf(ifp, "watchdog timeout\n");
1496 if (!ifq_is_empty(&ifp->if_snd))
1503 ste_shutdown(device_t dev)
1505 struct ste_softc *sc;
1507 sc = device_get_softc(dev);