2 * Copyright (c) 2003,2004 The DragonFly Project. All rights reserved.
4 * This code is derived from software contributed to The DragonFly Project
5 * by Matthew Dillon <dillon@backplane.com>
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in
15 * the documentation and/or other materials provided with the
17 * 3. Neither the name of The DragonFly Project nor the names of its
18 * contributors may be used to endorse or promote products derived
19 * from this software without specific, prior written permission.
21 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
22 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
23 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
24 * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
25 * COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
26 * INCIDENTAL, SPECIAL, EXEMPLARY OR CONSEQUENTIAL DAMAGES (INCLUDING,
27 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
28 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
29 * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
30 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
31 * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 * $DragonFly: src/sys/i386/i386/Attic/pmap_inval.c,v 1.3 2004/07/16 05:48:29 dillon Exp $
38 * pmap invalidation support code. Certain hardware requirements must
39 * be dealt with when manipulating page table entries and page directory
40 * entries within a pmap. In particular, we cannot safely manipulate
41 * page tables which are in active use by another cpu (even if it is
42 * running in userland) for two reasons: First, TLB writebacks will
43 * race against our own modifications and tests. Second, even if we
44 * were to use bus-locked instruction we can still screw up the
45 * target cpu's instruction pipeline due to Intel cpu errata.
48 #include <sys/param.h>
49 #include <sys/systm.h>
50 #include <sys/kernel.h>
52 #include <sys/vmmeter.h>
53 #include <sys/thread2.h>
57 #include <vm/vm_object.h>
59 #include <machine/cputypes.h>
60 #include <machine/md_var.h>
61 #include <machine/specialreg.h>
62 #if defined(SMP) || defined(APIC_IO)
63 #include <machine/smp.h>
64 #include <machine/apicreg.h>
65 #endif /* SMP || APIC_IO */
66 #include <machine/globaldata.h>
67 #include <machine/pmap.h>
68 #include <machine/pmap_inval.h>
73 _cpu_invltlb(void *dummy)
79 _cpu_invl1pg(void *data)
87 * Initialize for add or flush
90 pmap_inval_init(pmap_inval_info_t info)
96 * Add a (pmap, va) pair to the invalidation list and protect access
100 pmap_inval_add(pmap_inval_info_t info, pmap_t pmap, vm_offset_t va)
103 if ((info->pir_flags & PIRF_CPUSYNC) == 0) {
104 info->pir_flags |= PIRF_CPUSYNC;
105 info->pir_cpusync.cs_run_func = NULL;
106 info->pir_cpusync.cs_fin1_func = NULL;
107 info->pir_cpusync.cs_fin2_func = NULL;
108 lwkt_cpusync_start(pmap->pm_active, &info->pir_cpusync);
109 } else if (pmap->pm_active & ~info->pir_cpusync.cs_mask) {
110 lwkt_cpusync_add(pmap->pm_active, &info->pir_cpusync);
113 if (pmap->pm_active == 0)
116 if ((info->pir_flags & (PIRF_INVLTLB|PIRF_INVL1PG)) == 0) {
117 if (va == (vm_offset_t)-1) {
118 info->pir_flags |= PIRF_INVLTLB;
120 info->pir_cpusync.cs_fin2_func = _cpu_invltlb;
123 info->pir_flags |= PIRF_INVL1PG;
124 info->pir_cpusync.cs_data = (void *)va;
126 info->pir_cpusync.cs_fin2_func = _cpu_invl1pg;
130 info->pir_flags |= PIRF_INVLTLB;
132 info->pir_cpusync.cs_fin2_func = _cpu_invltlb;
138 * Synchronize changes with target cpus.
141 pmap_inval_flush(pmap_inval_info_t info)
144 if (info->pir_flags & PIRF_CPUSYNC)
145 lwkt_cpusync_finish(&info->pir_cpusync);
147 if (info->pir_flags & PIRF_INVLTLB)
149 else if (info->pir_flags & PIRF_INVL1PG)
150 cpu_invlpg(info->pir_cpusync.cs_data);