2 * Copyright (c) 1996, by Steve Passe
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
8 * 1. Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * 2. The name of the developer may NOT be used to endorse or promote products
11 * derived from this software without specific prior written permission.
13 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
14 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
15 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
16 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
17 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
18 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
19 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
20 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
21 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
22 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25 * $FreeBSD: src/sys/i386/i386/mpapic.c,v 1.37.2.7 2003/01/25 02:31:47 peter Exp $
26 * $DragonFly: src/sys/i386/apic/Attic/mpapic.c,v 1.8 2004/03/01 06:33:16 dillon Exp $
29 #include <sys/param.h>
30 #include <sys/systm.h>
31 #include <machine/smptests.h> /** TEST_TEST1, GRAB_LOPRIO */
32 #include <machine/globaldata.h>
33 #include <machine/smp.h>
34 #include <machine/mpapic.h>
35 #include <machine/segments.h>
36 #include <sys/thread2.h>
38 #include <i386/isa/intr_machdep.h> /* Xspuriousint() */
40 /* EISA Edge/Level trigger control registers */
41 #define ELCR0 0x4d0 /* eisa irq 0-7 */
42 #define ELCR1 0x4d1 /* eisa irq 8-15 */
45 * pointers to pmapped apic hardware.
49 volatile ioapic_t **ioapic;
53 * Enable APIC, configure interrupts.
60 /* setup LVT1 as ExtINT */
61 temp = lapic.lvt_lint0;
62 temp &= ~(APIC_LVT_M | APIC_LVT_TM | APIC_LVT_IIPP | APIC_LVT_DM);
63 if (mycpu->gd_cpuid == 0)
64 temp |= 0x00000700; /* process ExtInts */
66 temp |= 0x00010700; /* mask ExtInts */
67 lapic.lvt_lint0 = temp;
69 /* setup LVT2 as NMI, masked till later... */
70 temp = lapic.lvt_lint1;
71 temp &= ~(APIC_LVT_M | APIC_LVT_TM | APIC_LVT_IIPP | APIC_LVT_DM);
72 temp |= 0x00010400; /* masked, edge trigger, active hi */
73 lapic.lvt_lint1 = temp;
76 * Set the Task Priority Register as needed. At the moment allow
77 * interrupts on all cpus (the APs will remain CLId until they are
78 * ready to deal). We could disable all but IPIs by setting
79 * temp |= TPR_IPI_ONLY for cpu != 0.
82 temp &= ~APIC_TPR_PRIO; /* clear priority field */
86 /* enable the local APIC */
88 temp |= APIC_SVR_SWEN; /* software enable APIC */
89 temp &= ~APIC_SVR_FOCUS; /* enable 'focus processor' */
91 /* set the 'spurious INT' vector */
92 if ((XSPURIOUSINT_OFFSET & APIC_SVR_VEC_FIX) != APIC_SVR_VEC_FIX)
93 panic("bad XSPURIOUSINT_OFFSET: 0x%08x", XSPURIOUSINT_OFFSET);
94 temp &= ~APIC_SVR_VEC_PROG; /* clear (programmable) vector field */
95 temp |= (XSPURIOUSINT_OFFSET & APIC_SVR_VEC_PROG);
97 #if defined(TEST_TEST1)
98 if (cpuid == GUARD_CPU) {
99 temp &= ~APIC_SVR_SWEN; /* software DISABLE APIC */
101 #endif /** TEST_TEST1 */
106 apic_dump("apic_initialize()");
111 * dump contents of local APIC registers
116 printf("SMP: CPU%d %s:\n", mycpu->gd_cpuid, str);
117 printf(" lint0: 0x%08x lint1: 0x%08x TPR: 0x%08x SVR: 0x%08x\n",
118 lapic.lvt_lint0, lapic.lvt_lint1, lapic.tpr, lapic.svr);
128 #define IOAPIC_ISA_INTS 16
129 #define REDIRCNT_IOAPIC(A) \
130 ((int)((io_apic_versions[(A)] & IOART_VER_MAXREDIR) >> MAXREDIRSHIFT) + 1)
132 static int trigger (int apic, int pin, u_int32_t * flags);
133 static void polarity (int apic, int pin, u_int32_t * flags, int level);
135 #define DEFAULT_FLAGS \
141 #define DEFAULT_ISA_FLAGS \
150 io_apic_set_id(int apic, int id)
154 ux = io_apic_read(apic, IOAPIC_ID); /* get current contents */
155 if (((ux & APIC_ID_MASK) >> 24) != id) {
156 printf("Changing APIC ID for IO APIC #%d"
157 " from %d to %d on chip\n",
158 apic, ((ux & APIC_ID_MASK) >> 24), id);
159 ux &= ~APIC_ID_MASK; /* clear the ID field */
161 io_apic_write(apic, IOAPIC_ID, ux); /* write new value */
162 ux = io_apic_read(apic, IOAPIC_ID); /* re-read && test */
163 if (((ux & APIC_ID_MASK) >> 24) != id)
164 panic("can't control IO APIC #%d ID, reg: 0x%08x",
171 io_apic_get_id(int apic)
173 return (io_apic_read(apic, IOAPIC_ID) & APIC_ID_MASK) >> 24;
182 extern int apic_pin_trigger; /* 'opaque' */
185 io_apic_setup_intpin(int apic, int pin)
187 int bus, bustype, irq;
188 u_char select; /* the select register is 8 bits */
189 u_int32_t flags; /* the window register is 32 bits */
190 u_int32_t target; /* the window register is 32 bits */
191 u_int32_t vector; /* the window register is 32 bits */
196 select = pin * 2 + IOAPIC_REDTBL0; /* register */
198 * Always disable interrupts, and by default map
199 * pin X to IRQX because the disable doesn't stick
200 * and the uninitialize vector will get translated
203 * This is correct for IRQs 1 and 3-15. In the other cases,
204 * any robust driver will handle the spurious interrupt, and
205 * the effective NOP beats a panic.
207 * A dedicated "bogus interrupt" entry in the IDT would
208 * be a nicer hack, although some one should find out
209 * why some systems are generating interrupts when they
210 * shouldn't and stop the carnage.
212 vector = NRSVIDT + pin; /* IDT vec */
214 io_apic_write(apic, select,
215 (io_apic_read(apic, select) & ~IOART_INTMASK
216 & ~0xff)|IOART_INTMSET|vector);
219 /* we only deal with vectored INTs here */
220 if (apic_int_type(apic, pin) != 0)
223 irq = apic_irq(apic, pin);
227 /* determine the bus type for this pin */
228 bus = apic_src_bus_id(apic, pin);
231 bustype = apic_bus_type(bus);
233 if ((bustype == ISA) &&
234 (pin < IOAPIC_ISA_INTS) &&
236 (apic_polarity(apic, pin) == 0x1) &&
237 (apic_trigger(apic, pin) == 0x3)) {
239 * A broken BIOS might describe some ISA
240 * interrupts as active-high level-triggered.
241 * Use default ISA flags for those interrupts.
243 flags = DEFAULT_ISA_FLAGS;
246 * Program polarity and trigger mode according to
249 flags = DEFAULT_FLAGS;
250 level = trigger(apic, pin, &flags);
252 apic_pin_trigger |= (1 << irq);
253 polarity(apic, pin, &flags, level);
256 /* program the appropriate registers */
257 if (apic != 0 || pin != irq)
258 printf("IOAPIC #%d intpin %d -> irq %d\n",
260 vector = NRSVIDT + irq; /* IDT vec */
262 io_apic_write(apic, select, flags | vector);
263 io_apic_write(apic, select + 1, target);
268 io_apic_setup(int apic)
274 apic_pin_trigger = 0; /* default to edge-triggered */
276 maxpin = REDIRCNT_IOAPIC(apic); /* pins in APIC */
277 printf("Programming %d pins in IOAPIC #%d\n", maxpin, apic);
279 for (pin = 0; pin < maxpin; ++pin) {
280 io_apic_setup_intpin(apic, pin);
283 /* return GOOD status */
286 #undef DEFAULT_ISA_FLAGS
290 #define DEFAULT_EXTINT_FLAGS \
299 * Setup the source of External INTerrupts.
302 ext_int_setup(int apic, int intr)
304 u_char select; /* the select register is 8 bits */
305 u_int32_t flags; /* the window register is 32 bits */
306 u_int32_t target; /* the window register is 32 bits */
307 u_int32_t vector; /* the window register is 32 bits */
309 if (apic_int_type(apic, intr) != 3)
313 select = IOAPIC_REDTBL0 + (2 * intr);
314 vector = NRSVIDT + intr;
315 flags = DEFAULT_EXTINT_FLAGS;
317 io_apic_write(apic, select, flags | vector);
318 io_apic_write(apic, select + 1, target);
322 #undef DEFAULT_EXTINT_FLAGS
326 * Set the trigger level for an IO APIC pin.
329 trigger(int apic, int pin, u_int32_t * flags)
334 static int intcontrol = -1;
336 switch (apic_trigger(apic, pin)) {
342 *flags &= ~IOART_TRGRLVL; /* *flags |= IOART_TRGREDG */
346 *flags |= IOART_TRGRLVL;
354 if ((id = apic_src_bus_id(apic, pin)) == -1)
357 switch (apic_bus_type(id)) {
359 *flags &= ~IOART_TRGRLVL; /* *flags |= IOART_TRGREDG; */
363 eirq = apic_src_bus_irq(apic, pin);
365 if (eirq < 0 || eirq > 15) {
366 printf("EISA IRQ %d?!?!\n", eirq);
370 if (intcontrol == -1) {
371 intcontrol = inb(ELCR1) << 8;
372 intcontrol |= inb(ELCR0);
373 printf("EISA INTCONTROL = %08x\n", intcontrol);
376 /* Use ELCR settings to determine level or edge mode */
377 level = (intcontrol >> eirq) & 1;
380 * Note that on older Neptune chipset based systems, any
381 * pci interrupts often show up here and in the ELCR as well
382 * as level sensitive interrupts attributed to the EISA bus.
386 *flags |= IOART_TRGRLVL;
388 *flags &= ~IOART_TRGRLVL;
393 *flags |= IOART_TRGRLVL;
402 panic("bad APIC IO INT flags");
407 * Set the polarity value for an IO APIC pin.
410 polarity(int apic, int pin, u_int32_t * flags, int level)
414 switch (apic_polarity(apic, pin)) {
420 *flags &= ~IOART_INTALO; /* *flags |= IOART_INTAHI */
424 *flags |= IOART_INTALO;
432 if ((id = apic_src_bus_id(apic, pin)) == -1)
435 switch (apic_bus_type(id)) {
437 *flags &= ~IOART_INTALO; /* *flags |= IOART_INTAHI */
441 /* polarity converter always gives active high */
442 *flags &= ~IOART_INTALO;
446 *flags |= IOART_INTALO;
455 panic("bad APIC IO INT flags");
460 * Print contents of apic_imen.
462 extern u_int apic_imen; /* keep apic_imen 'opaque' */
468 printf("SMP: enabled INTs: ");
469 for (x = 0; x < 24; ++x)
470 if ((apic_imen & (1 << x)) == 0)
472 printf("apic_imen: 0x%08x\n", apic_imen);
477 * Inter Processor Interrupt functions.
482 * Send APIC IPI 'vector' to 'destType' via 'deliveryMode'.
484 * destType is 1 of: APIC_DEST_SELF, APIC_DEST_ALLISELF, APIC_DEST_ALLESELF
485 * vector is any valid SYSTEM INT vector
486 * delivery_mode is 1 of: APIC_DELMODE_FIXED, APIC_DELMODE_LOWPRIO
488 * A backlog of requests can create a deadlock between cpus. To avoid this
489 * we have to be able to accept IPIs at the same time we are trying to send
490 * them. The critical section prevents us from attempting to send additional
491 * IPIs reentrantly, but also prevents IPIQ processing so we have to call
492 * lwkt_process_ipiq() manually. It's rather messy and expensive for this
493 * to occur but fortunately it does not happen too often.
496 apic_ipi(int dest_type, int vector, int delivery_mode)
501 if ((lapic.icr_lo & APIC_DELSTAT_MASK) != 0) {
502 unsigned int eflags = read_eflags();
504 while ((lapic.icr_lo & APIC_DELSTAT_MASK) != 0) {
507 write_eflags(eflags);
510 icr_lo = (lapic.icr_lo & APIC_RESV2_MASK) | dest_type |
511 delivery_mode | vector;
512 lapic.icr_lo = icr_lo;
518 single_apic_ipi(int cpu, int vector, int delivery_mode)
524 if ((lapic.icr_lo & APIC_DELSTAT_MASK) != 0) {
525 unsigned int eflags = read_eflags();
527 while ((lapic.icr_lo & APIC_DELSTAT_MASK) != 0) {
530 write_eflags(eflags);
532 icr_hi = lapic.icr_hi & ~APIC_ID_MASK;
533 icr_hi |= (CPU_TO_ID(cpu) << 24);
534 lapic.icr_hi = icr_hi;
537 icr_lo = (lapic.icr_lo & APIC_RESV2_MASK)
538 | APIC_DEST_DESTFLD | delivery_mode | vector;
541 lapic.icr_lo = icr_lo;
548 * Returns 0 if the apic is busy, 1 if we were able to queue the request.
550 * NOT WORKING YET! The code as-is may end up not queueing an IPI at all
551 * to the target, and the scheduler does not 'poll' for IPI messages.
554 single_apic_ipi_passive(int cpu, int vector, int delivery_mode)
560 if ((lapic.icr_lo & APIC_DELSTAT_MASK) != 0) {
564 icr_hi = lapic.icr_hi & ~APIC_ID_MASK;
565 icr_hi |= (CPU_TO_ID(cpu) << 24);
566 lapic.icr_hi = icr_hi;
569 icr_lo = (lapic.icr_lo & APIC_RESV2_MASK)
570 | APIC_DEST_DESTFLD | delivery_mode | vector;
573 lapic.icr_lo = icr_lo;
581 * Send APIC IPI 'vector' to 'target's via 'delivery_mode'.
583 * target is a bitmask of destination cpus. Vector is any
584 * valid system INT vector. Delivery mode may be either
585 * APIC_DELMODE_FIXED or APIC_DELMODE_LOWPRIO.
588 selected_apic_ipi(u_int target, int vector, int delivery_mode)
592 int n = bsfl(target);
594 single_apic_ipi(n, vector, delivery_mode);
602 * Timer code, in development...
603 * - suggested by rgrimes@gndrsh.aac.dev.com
606 /** XXX FIXME: temp hack till we can determin bus clock */
608 #define BUS_CLOCK 66000000
609 #define bus_clock() 66000000
613 int acquire_apic_timer (void);
614 int release_apic_timer (void);
617 * Acquire the APIC timer for exclusive use.
620 acquire_apic_timer(void)
625 /** XXX FIXME: make this really do something */
626 panic("APIC timer in use when attempting to aquire");
632 * Return the APIC timer.
635 release_apic_timer(void)
640 /** XXX FIXME: make this really do something */
641 panic("APIC timer was already released");
648 * Load a 'downcount time' in uSeconds.
651 set_apic_timer(int value)
654 long ticks_per_microsec;
657 * Calculate divisor and count from value:
659 * timeBase == CPU bus clock divisor == [1,2,4,8,16,32,64,128]
660 * value == time in uS
662 lapic.dcr_timer = APIC_TDCR_1;
663 ticks_per_microsec = bus_clock() / 1000000;
665 /* configure timer as one-shot */
666 lvtt = lapic.lvt_timer;
667 lvtt &= ~(APIC_LVTT_VECTOR | APIC_LVTT_DS | APIC_LVTT_M | APIC_LVTT_TM);
668 lvtt |= APIC_LVTT_M; /* no INT, one-shot */
669 lapic.lvt_timer = lvtt;
672 lapic.icr_timer = value * ticks_per_microsec;
677 * Read remaining time in timer.
680 read_apic_timer(void)
683 /** XXX FIXME: we need to return the actual remaining time,
684 * for now we just return the remaining count.
687 return lapic.ccr_timer;
693 * Spin-style delay, set delay time in uS, spin till it drains.
698 set_apic_timer(count);
699 while (read_apic_timer())