/* $DragonFly: src/sys/dev/netif/mii_layer/miidevs.h,v 1.7 2006/05/20 04:35:30 sephe Exp $ */ /* * THIS FILE AUTOMATICALLY GENERATED. DO NOT EDIT. * * generated from: * DragonFly: src/sys/dev/netif/mii_layer/miidevs,v 1.6 2005/12/26 13:36:18 sephe Exp */ /* $FreeBSD: src/sys/dev/mii/miidevs,v 1.4.2.13 2003/07/22 02:12:55 ps Exp $ */ /*$NetBSD: miidevs,v 1.6 1999/05/14 11:37:30 drochner Exp $*/ /*- * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc. * All rights reserved. * * This code is derived from software contributed to The NetBSD Foundation * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility, * NASA Ames Research Center. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions * are met: * 1. Redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer. * 2. Redistributions in binary form must reproduce the above copyright * notice, this list of conditions and the following disclaimer in the * documentation and/or other materials provided with the distribution. * 3. All advertising materials mentioning features or use of this software * must display the following acknowledgement: * This product includes software developed by the NetBSD * Foundation, Inc. and its contributors. * 4. Neither the name of The NetBSD Foundation nor the names of its * contributors may be used to endorse or promote products derived * from this software without specific prior written permission. * * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE * POSSIBILITY OF SUCH DAMAGE. */ /* * List of known MII OUIs. * For a complete list see http://standards.ieee.org/regauth/oui/ * * XXX Vendors do obviously not agree how OUIs (18 bit) are mapped * to the 16 bits available in the id registers. The MII_OUI() macro * in "mii.h" reflects the most obvious way. If a vendor uses a * different mapping, an "xx" prefixed OUI is defined here which is * mangled accordingly to compensate. */ #define MII_OUI_ALTIMA 0x0010a9 /* Altima Communications */ #define MII_OUI_AMD 0x00001a /* Advanced Micro Devices */ #define MII_OUI_BROADCOM 0x001018 /* Broadcom Corporation */ #define MII_OUI_CICADA 0x0003F1 /* Cicada Semiconductor */ #define MII_OUI_DAVICOM 0x00606e /* Davicom Semiconductor */ #define MII_OUI_ICS 0x00a0be /* Integrated Circuit Systems */ #define MII_OUI_INTEL 0x00aa00 /* Intel */ #define MII_OUI_JATO 0x00e083 /* Jato Technologies */ #define MII_OUI_LEVEL1 0x00207b /* Level 1 */ #define MII_OUI_NATSEMI 0x080017 /* National Semiconductor */ #define MII_OUI_QUALSEMI 0x006051 /* Quality Semiconductor */ #define MII_OUI_REALTEK 0x000020 /* RealTek Semicondctor */ #define MII_OUI_SEEQ 0x00a07d /* Seeq */ #define MII_OUI_SIS 0x00e006 /* Silicon Integrated Systems */ #define MII_OUI_TDK 0x00c039 /* TDK */ #define MII_OUI_TI 0x080028 /* Texas Instruments */ #define MII_OUI_XAQTI 0x00e0ae /* XaQti Corp. */ #define MII_OUI_MARVELL 0x005043 /* Marvell Semiconductor */ /* in the 79c873, AMD uses another OUI (which matches Davicom!) */ #define MII_OUI_xxAMD 0x00606e /* Advanced Micro Devices */ /* Intel 82553 A/B steppings */ #define MII_OUI_xxINTEL 0x00f800 /* Intel */ /* some vendors have the bits swapped within bytes (ie, ordered as on the wire) */ #define MII_OUI_xxALTIMA 0x000895 /* Altima Communications */ #define MII_OUI_xxBROADCOM 0x000818 /* Broadcom Corporation */ #define MII_OUI_xxICS 0x00057d /* Integrated Circuit Systems */ #define MII_OUI_xxSEEQ 0x0005be /* Seeq */ #define MII_OUI_xxSIS 0x000760 /* Silicon Integrated Systems */ #define MII_OUI_xxTI 0x100014 /* Texas Instruments */ #define MII_OUI_xxXAQTI 0x350700 /* XaQti Corp. */ /* Level 1 is completely different - from right to left. (Two bits get lost in the third OUI byte.) */ #define MII_OUI_xxLEVEL1 0x1e0400 /* Level 1 */ /* Don't know what's going on here. */ #define MII_OUI_xxDAVICOM 0x006040 /* Davicom Semiconductor */ /* This is the OUI of the gigE PHY in the RealTek 8169S/8110S chips */ #define MII_OUI_xxREALTEK 0x000732 /* */ /* * List of known models. Grouped by oui. */ /* Altima Communications PHYs */ #define MII_MODEL_xxALTIMA_AC101 0x0021 #define MII_STR_xxALTIMA_AC101 "AC101 10/100 media interface" /* Advanced Micro Devices PHYs */ #define MII_MODEL_xxAMD_79C873 0x0000 #define MII_STR_xxAMD_79C873 "Am79C873 10/100 media interface" #define MII_MODEL_AMD_79c973phy 0x0036 #define MII_STR_AMD_79c973phy "Am79c973 internal PHY" #define MII_MODEL_AMD_79c978 0x0039 #define MII_STR_AMD_79c978 "Am79c978 HomePNA PHY" /* Broadcom Corp. PHYs. */ #define MII_MODEL_BROADCOM_3c905Cphy 0x0017 #define MII_STR_BROADCOM_3c905Cphy "3c905C 10/100 internal PHY" #define MII_MODEL_xxBROADCOM_BCM5400 0x0004 #define MII_STR_xxBROADCOM_BCM5400 "Broadcom 1000baseTX PHY" #define MII_MODEL_xxBROADCOM_BCM5401 0x0005 #define MII_STR_xxBROADCOM_BCM5401 "BCM5401 10/100/1000baseTX PHY" #define MII_MODEL_xxBROADCOM_BCM5411 0x0007 #define MII_STR_xxBROADCOM_BCM5411 "BCM5411 10/100/1000baseTX PHY" #define MII_MODEL_xxBROADCOM_BCM5701 0x0011 #define MII_STR_xxBROADCOM_BCM5701 "BCM5701 10/100/1000baseTX PHY" #define MII_MODEL_xxBROADCOM_BCM5703 0x0016 #define MII_STR_xxBROADCOM_BCM5703 "BCM5703 10/100/1000baseTX PHY" #define MII_MODEL_xxBROADCOM_BCM5704 0x0019 #define MII_STR_xxBROADCOM_BCM5704 "BCM5704 10/100/1000baseTX PHY" #define MII_MODEL_xxBROADCOM_BCM5705 0x001a #define MII_STR_xxBROADCOM_BCM5705 "BCM5705 10/100/1000baseTX PHY" /* Cicada Semiconductor PHYs (now owned by Vitesse?) */ #define MII_MODEL_CICADA_CS8201 0x0001 #define MII_STR_CICADA_CS8201 "Cicada CS8201 10/100/1000TX PHY" #define MII_MODEL_CICADA_CS8201A 0x0020 #define MII_STR_CICADA_CS8201A "Cicada CS8201 10/100/1000TX PHY" #define MII_MODEL_CICADA_CS8201B 0x0021 #define MII_STR_CICADA_CS8201B "Cicada CS8201 10/100/1000TX PHY" /* Davicom Semiconductor PHYs */ #define MII_MODEL_xxDAVICOM_DM9101 0x0000 #define MII_STR_xxDAVICOM_DM9101 "DM9101 10/100 media interface" /* Integrated Circuit Systems PHYs */ #define MII_MODEL_xxICS_1890 0x0002 #define MII_STR_xxICS_1890 "ICS1890 10/100 media interface" /* Intel PHYs */ #define MII_MODEL_xxINTEL_I82553AB 0x0000 #define MII_STR_xxINTEL_I82553AB "i83553 10/100 media interface" #define MII_MODEL_INTEL_I82555 0x0015 #define MII_STR_INTEL_I82555 "i82555 10/100 media interface" #define MII_MODEL_INTEL_I82562EM 0x0032 #define MII_STR_INTEL_I82562EM "i82562EM 10/100 media interface" #define MII_MODEL_INTEL_I82562ET 0x0033 #define MII_STR_INTEL_I82562ET "i82562ET 10/100 media interface" #define MII_MODEL_INTEL_I82553C 0x0035 #define MII_STR_INTEL_I82553C "i82553 10/100 media interface" /* Jato Technologies PHYs */ #define MII_MODEL_JATO_BASEX 0x0000 #define MII_STR_JATO_BASEX "Jato 1000baseX media interface" /* Level 1 PHYs */ #define MII_MODEL_xxLEVEL1_LXT970 0x0000 #define MII_STR_xxLEVEL1_LXT970 "LXT970 10/100 media interface" /* National Semiconductor PHYs */ #define MII_MODEL_NATSEMI_DP83840 0x0000 #define MII_STR_NATSEMI_DP83840 "DP83840 10/100 media interface" #define MII_MODEL_NATSEMI_DP83843 0x0001 #define MII_STR_NATSEMI_DP83843 "DP83843 10/100 media interface" #define MII_MODEL_NATSEMI_DP83891 0x0005 #define MII_STR_NATSEMI_DP83891 "DP83891 10/100/1000 media interface" #define MII_MODEL_NATSEMI_DP83861 0x0006 #define MII_STR_NATSEMI_DP83861 "DP83861 10/100/1000 media interface" /* Quality Semiconductor PHYs */ #define MII_MODEL_QUALSEMI_QS6612 0x0000 #define MII_STR_QUALSEMI_QS6612 "QS6612 10/100 media interface" /* RealTek Semiconductor PHYs */ #define MII_MODEL_REALTEK_RTL8201L 0x0020 #define MII_STR_REALTEK_RTL8201L "RTL8201L 10/100 media interface" #define MII_MODEL_xxREALTEK_RTL8169S 0x0011 #define MII_STR_xxREALTEK_RTL8169S "RTL8169S/8110S media interface" /* Seeq PHYs */ #define MII_MODEL_xxSEEQ_80220 0x0003 #define MII_STR_xxSEEQ_80220 "Seeq 80220 10/100 media interface" #define MII_MODEL_xxSEEQ_84220 0x0004 #define MII_STR_xxSEEQ_84220 "Seeq 84220 10/100 media interface" /* Silicon Integrated Systems PHYs */ #define MII_MODEL_xxSIS_900 0x0000 #define MII_STR_xxSIS_900 "SiS 900 10/100 media interface" /* TDK */ #define MII_MODEL_TDK_78Q2120 0x0014 #define MII_STR_TDK_78Q2120 "TDK 78Q2120 media interface" /* Texas Instruments PHYs */ #define MII_MODEL_xxTI_TLAN10T 0x0001 #define MII_STR_xxTI_TLAN10T "ThunderLAN 10baseT media interface" #define MII_MODEL_xxTI_100VGPMI 0x0002 #define MII_STR_xxTI_100VGPMI "ThunderLAN 100VG-AnyLan media interface" /* XaQti Corp. PHYs. */ #define MII_MODEL_XAQTI_XMACII 0x0000 #define MII_STR_XAQTI_XMACII "XaQti Corp. XMAC II gigabit interface" /* Marvell Semiconductor PHYs */ #define MII_MODEL_MARVELL_E1000 0x0000 #define MII_STR_MARVELL_E1000 "Marvell Semiconductor 88E1000* gigabit PHY" #define MII_MODEL_MARVELL_E1011 0x0002 #define MII_STR_MARVELL_E1011 "Marvell Semiconductor 88E1011 Gigabit PHY"