radeon: sync to radeon 3.10
[dragonfly.git] / sys / dev / drm / radeon / evergreend.h
1 /*
2  * Copyright 2010 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: Alex Deucher
23  *
24  * $FreeBSD: head/sys/dev/drm2/radeon/evergreend.h 254885 2013-08-25 19:37:15Z dumbbell $
25  */
26
27 #ifndef EVERGREEND_H
28 #define EVERGREEND_H
29
30 #define EVERGREEN_MAX_SH_GPRS           256
31 #define EVERGREEN_MAX_TEMP_GPRS         16
32 #define EVERGREEN_MAX_SH_THREADS        256
33 #define EVERGREEN_MAX_SH_STACK_ENTRIES  4096
34 #define EVERGREEN_MAX_FRC_EOV_CNT       16384
35 #define EVERGREEN_MAX_BACKENDS          8
36 #define EVERGREEN_MAX_BACKENDS_MASK     0xFF
37 #define EVERGREEN_MAX_SIMDS             16
38 #define EVERGREEN_MAX_SIMDS_MASK        0xFFFF
39 #define EVERGREEN_MAX_PIPES             8
40 #define EVERGREEN_MAX_PIPES_MASK        0xFF
41 #define EVERGREEN_MAX_LDS_NUM           0xFFFF
42
43 #define CYPRESS_GB_ADDR_CONFIG_GOLDEN        0x02011003
44 #define BARTS_GB_ADDR_CONFIG_GOLDEN          0x02011003
45 #define CAYMAN_GB_ADDR_CONFIG_GOLDEN         0x02011003
46 #define JUNIPER_GB_ADDR_CONFIG_GOLDEN        0x02010002
47 #define REDWOOD_GB_ADDR_CONFIG_GOLDEN        0x02010002
48 #define TURKS_GB_ADDR_CONFIG_GOLDEN          0x02010002
49 #define CEDAR_GB_ADDR_CONFIG_GOLDEN          0x02010001
50 #define CAICOS_GB_ADDR_CONFIG_GOLDEN         0x02010001
51 #define SUMO_GB_ADDR_CONFIG_GOLDEN           0x02010002
52 #define SUMO2_GB_ADDR_CONFIG_GOLDEN          0x02010002
53
54 /* Registers */
55
56 #define RCU_IND_INDEX                                   0x100
57 #define RCU_IND_DATA                                    0x104
58
59 /* discrete uvd clocks */
60 #define CG_UPLL_FUNC_CNTL                               0x718
61 #       define UPLL_RESET_MASK                          0x00000001
62 #       define UPLL_SLEEP_MASK                          0x00000002
63 #       define UPLL_BYPASS_EN_MASK                      0x00000004
64 #       define UPLL_CTLREQ_MASK                         0x00000008
65 #       define UPLL_REF_DIV_MASK                        0x003F0000
66 #       define UPLL_VCO_MODE_MASK                       0x00000200
67 #       define UPLL_CTLACK_MASK                         0x40000000
68 #       define UPLL_CTLACK2_MASK                        0x80000000
69 #define CG_UPLL_FUNC_CNTL_2                             0x71c
70 #       define UPLL_PDIV_A(x)                           ((x) << 0)
71 #       define UPLL_PDIV_A_MASK                         0x0000007F
72 #       define UPLL_PDIV_B(x)                           ((x) << 8)
73 #       define UPLL_PDIV_B_MASK                         0x00007F00
74 #       define VCLK_SRC_SEL(x)                          ((x) << 20)
75 #       define VCLK_SRC_SEL_MASK                        0x01F00000
76 #       define DCLK_SRC_SEL(x)                          ((x) << 25)
77 #       define DCLK_SRC_SEL_MASK                        0x3E000000
78 #define CG_UPLL_FUNC_CNTL_3                             0x720
79 #       define UPLL_FB_DIV(x)                           ((x) << 0)
80 #       define UPLL_FB_DIV_MASK                         0x01FFFFFF
81 #define CG_UPLL_FUNC_CNTL_4                             0x854
82 #       define UPLL_SPARE_ISPARE9                       0x00020000
83 #define CG_UPLL_SPREAD_SPECTRUM                         0x79c
84 #       define SSEN_MASK                                0x00000001
85
86 /* fusion uvd clocks */
87 #define CG_DCLK_CNTL                                    0x610
88 #       define DCLK_DIVIDER_MASK                        0x7f
89 #       define DCLK_DIR_CNTL_EN                         (1 << 8)
90 #define CG_DCLK_STATUS                                  0x614
91 #       define DCLK_STATUS                              (1 << 0)
92 #define CG_VCLK_CNTL                                    0x618
93 #define CG_VCLK_STATUS                                  0x61c
94 #define CG_SCRATCH1                                     0x820
95
96 #define GRBM_GFX_INDEX                                  0x802C
97 #define         INSTANCE_INDEX(x)                       ((x) << 0)
98 #define         SE_INDEX(x)                             ((x) << 16)
99 #define         INSTANCE_BROADCAST_WRITES               (1 << 30)
100 #define         SE_BROADCAST_WRITES                     (1 << 31)
101 #define RLC_GFX_INDEX                                   0x3fC4
102 #define CC_GC_SHADER_PIPE_CONFIG                        0x8950
103 #define         WRITE_DIS                               (1 << 0)
104 #define CC_RB_BACKEND_DISABLE                           0x98F4
105 #define         BACKEND_DISABLE(x)                      ((x) << 16)
106 #define GB_ADDR_CONFIG                                  0x98F8
107 #define         NUM_PIPES(x)                            ((x) << 0)
108 #define         NUM_PIPES_MASK                          0x0000000f
109 #define         PIPE_INTERLEAVE_SIZE(x)                 ((x) << 4)
110 #define         BANK_INTERLEAVE_SIZE(x)                 ((x) << 8)
111 #define         NUM_SHADER_ENGINES(x)                   ((x) << 12)
112 #define         SHADER_ENGINE_TILE_SIZE(x)              ((x) << 16)
113 #define         NUM_GPUS(x)                             ((x) << 20)
114 #define         MULTI_GPU_TILE_SIZE(x)                  ((x) << 24)
115 #define         ROW_SIZE(x)                             ((x) << 28)
116 #define GB_BACKEND_MAP                                  0x98FC
117 #define DMIF_ADDR_CONFIG                                0xBD4
118 #define HDP_ADDR_CONFIG                                 0x2F48
119 #define HDP_MISC_CNTL                                   0x2F4C
120 #define         HDP_FLUSH_INVALIDATE_CACHE              (1 << 0)
121
122 #define CC_SYS_RB_BACKEND_DISABLE                       0x3F88
123 #define GC_USER_RB_BACKEND_DISABLE                      0x9B7C
124
125 #define CGTS_SYS_TCC_DISABLE                            0x3F90
126 #define CGTS_TCC_DISABLE                                0x9148
127 #define CGTS_USER_SYS_TCC_DISABLE                       0x3F94
128 #define CGTS_USER_TCC_DISABLE                           0x914C
129
130 #define CONFIG_MEMSIZE                                  0x5428
131
132 #define BIF_FB_EN                                               0x5490
133 #define         FB_READ_EN                                      (1 << 0)
134 #define         FB_WRITE_EN                                     (1 << 1)
135
136 #define CP_STRMOUT_CNTL                                 0x84FC
137
138 #define CP_COHER_CNTL                                   0x85F0
139 #define CP_COHER_SIZE                                   0x85F4
140 #define CP_COHER_BASE                                   0x85F8
141 #define CP_STALLED_STAT1                        0x8674
142 #define CP_STALLED_STAT2                        0x8678
143 #define CP_BUSY_STAT                            0x867C
144 #define CP_STAT                                         0x8680
145 #define CP_ME_CNTL                                      0x86D8
146 #define         CP_ME_HALT                                      (1 << 28)
147 #define         CP_PFP_HALT                                     (1 << 26)
148 #define CP_ME_RAM_DATA                                  0xC160
149 #define CP_ME_RAM_RADDR                                 0xC158
150 #define CP_ME_RAM_WADDR                                 0xC15C
151 #define CP_MEQ_THRESHOLDS                               0x8764
152 #define         STQ_SPLIT(x)                                    ((x) << 0)
153 #define CP_PERFMON_CNTL                                 0x87FC
154 #define CP_PFP_UCODE_ADDR                               0xC150
155 #define CP_PFP_UCODE_DATA                               0xC154
156 #define CP_QUEUE_THRESHOLDS                             0x8760
157 #define         ROQ_IB1_START(x)                                ((x) << 0)
158 #define         ROQ_IB2_START(x)                                ((x) << 8)
159 #define CP_RB_BASE                                      0xC100
160 #define CP_RB_CNTL                                      0xC104
161 #define         RB_BUFSZ(x)                                     ((x) << 0)
162 #define         RB_BLKSZ(x)                                     ((x) << 8)
163 #define         RB_NO_UPDATE                                    (1 << 27)
164 #define         RB_RPTR_WR_ENA                                  (1 << 31)
165 #define         BUF_SWAP_32BIT                                  (2 << 16)
166 #define CP_RB_RPTR                                      0x8700
167 #define CP_RB_RPTR_ADDR                                 0xC10C
168 #define         RB_RPTR_SWAP(x)                                 ((x) << 0)
169 #define CP_RB_RPTR_ADDR_HI                              0xC110
170 #define CP_RB_RPTR_WR                                   0xC108
171 #define CP_RB_WPTR                                      0xC114
172 #define CP_RB_WPTR_ADDR                                 0xC118
173 #define CP_RB_WPTR_ADDR_HI                              0xC11C
174 #define CP_RB_WPTR_DELAY                                0x8704
175 #define CP_SEM_WAIT_TIMER                               0x85BC
176 #define CP_SEM_INCOMPLETE_TIMER_CNTL                    0x85C8
177 #define CP_DEBUG                                        0xC1FC
178
179 /* Audio clocks */
180 #define DCCG_AUDIO_DTO_SOURCE             0x05ac
181 #       define DCCG_AUDIO_DTO0_SOURCE_SEL(x) ((x) << 0) /* crtc0 - crtc5 */
182 #       define DCCG_AUDIO_DTO_SEL         (1 << 4) /* 0=dto0 1=dto1 */
183
184 #define DCCG_AUDIO_DTO0_PHASE             0x05b0
185 #define DCCG_AUDIO_DTO0_MODULE            0x05b4
186 #define DCCG_AUDIO_DTO0_LOAD              0x05b8
187 #define DCCG_AUDIO_DTO0_CNTL              0x05bc
188
189 #define DCCG_AUDIO_DTO1_PHASE             0x05c0
190 #define DCCG_AUDIO_DTO1_MODULE            0x05c4
191 #define DCCG_AUDIO_DTO1_LOAD              0x05c8
192 #define DCCG_AUDIO_DTO1_CNTL              0x05cc
193
194 /* DCE 4.0 AFMT */
195 #define HDMI_CONTROL                         0x7030
196 #       define HDMI_KEEPOUT_MODE             (1 << 0)
197 #       define HDMI_PACKET_GEN_VERSION       (1 << 4) /* 0 = r6xx compat */
198 #       define HDMI_ERROR_ACK                (1 << 8)
199 #       define HDMI_ERROR_MASK               (1 << 9)
200 #       define HDMI_DEEP_COLOR_ENABLE        (1 << 24)
201 #       define HDMI_DEEP_COLOR_DEPTH         (((x) & 3) << 28)
202 #       define HDMI_24BIT_DEEP_COLOR         0
203 #       define HDMI_30BIT_DEEP_COLOR         1
204 #       define HDMI_36BIT_DEEP_COLOR         2
205 #define HDMI_STATUS                          0x7034
206 #       define HDMI_ACTIVE_AVMUTE            (1 << 0)
207 #       define HDMI_AUDIO_PACKET_ERROR       (1 << 16)
208 #       define HDMI_VBI_PACKET_ERROR         (1 << 20)
209 #define HDMI_AUDIO_PACKET_CONTROL            0x7038
210 #       define HDMI_AUDIO_DELAY_EN(x)        (((x) & 3) << 4)
211 #       define HDMI_AUDIO_PACKETS_PER_LINE(x)  (((x) & 0x1f) << 16)
212 #define HDMI_ACR_PACKET_CONTROL              0x703c
213 #       define HDMI_ACR_SEND                 (1 << 0)
214 #       define HDMI_ACR_CONT                 (1 << 1)
215 #       define HDMI_ACR_SELECT(x)            (((x) & 3) << 4)
216 #       define HDMI_ACR_HW                   0
217 #       define HDMI_ACR_32                   1
218 #       define HDMI_ACR_44                   2
219 #       define HDMI_ACR_48                   3
220 #       define HDMI_ACR_SOURCE               (1 << 8) /* 0 - hw; 1 - cts value */
221 #       define HDMI_ACR_AUTO_SEND            (1 << 12)
222 #       define HDMI_ACR_N_MULTIPLE(x)        (((x) & 7) << 16)
223 #       define HDMI_ACR_X1                   1
224 #       define HDMI_ACR_X2                   2
225 #       define HDMI_ACR_X4                   4
226 #       define HDMI_ACR_AUDIO_PRIORITY       (1 << 31)
227 #define HDMI_VBI_PACKET_CONTROL              0x7040
228 #       define HDMI_NULL_SEND                (1 << 0)
229 #       define HDMI_GC_SEND                  (1 << 4)
230 #       define HDMI_GC_CONT                  (1 << 5) /* 0 - once; 1 - every frame */
231 #define HDMI_INFOFRAME_CONTROL0              0x7044
232 #       define HDMI_AVI_INFO_SEND            (1 << 0)
233 #       define HDMI_AVI_INFO_CONT            (1 << 1)
234 #       define HDMI_AUDIO_INFO_SEND          (1 << 4)
235 #       define HDMI_AUDIO_INFO_CONT          (1 << 5)
236 #       define HDMI_MPEG_INFO_SEND           (1 << 8)
237 #       define HDMI_MPEG_INFO_CONT           (1 << 9)
238 #define HDMI_INFOFRAME_CONTROL1              0x7048
239 #       define HDMI_AVI_INFO_LINE(x)         (((x) & 0x3f) << 0)
240 #       define HDMI_AVI_INFO_LINE_MASK       (0x3f << 0)
241 #       define HDMI_AUDIO_INFO_LINE(x)       (((x) & 0x3f) << 8)
242 #       define HDMI_MPEG_INFO_LINE(x)        (((x) & 0x3f) << 16)
243 #define HDMI_GENERIC_PACKET_CONTROL          0x704c
244 #       define HDMI_GENERIC0_SEND            (1 << 0)
245 #       define HDMI_GENERIC0_CONT            (1 << 1)
246 #       define HDMI_GENERIC1_SEND            (1 << 4)
247 #       define HDMI_GENERIC1_CONT            (1 << 5)
248 #       define HDMI_GENERIC0_LINE(x)         (((x) & 0x3f) << 16)
249 #       define HDMI_GENERIC1_LINE(x)         (((x) & 0x3f) << 24)
250 #define HDMI_GC                              0x7058
251 #       define HDMI_GC_AVMUTE                (1 << 0)
252 #       define HDMI_GC_AVMUTE_CONT           (1 << 2)
253 #define AFMT_AUDIO_PACKET_CONTROL2           0x705c
254 #       define AFMT_AUDIO_LAYOUT_OVRD        (1 << 0)
255 #       define AFMT_AUDIO_LAYOUT_SELECT      (1 << 1)
256 #       define AFMT_60958_CS_SOURCE          (1 << 4)
257 #       define AFMT_AUDIO_CHANNEL_ENABLE(x)  (((x) & 0xff) << 8)
258 #       define AFMT_DP_AUDIO_STREAM_ID(x)    (((x) & 0xff) << 16)
259 #define AFMT_AVI_INFO0                       0x7084
260 #       define AFMT_AVI_INFO_CHECKSUM(x)     (((x) & 0xff) << 0)
261 #       define AFMT_AVI_INFO_S(x)            (((x) & 3) << 8)
262 #       define AFMT_AVI_INFO_B(x)            (((x) & 3) << 10)
263 #       define AFMT_AVI_INFO_A(x)            (((x) & 1) << 12)
264 #       define AFMT_AVI_INFO_Y(x)            (((x) & 3) << 13)
265 #       define AFMT_AVI_INFO_Y_RGB           0
266 #       define AFMT_AVI_INFO_Y_YCBCR422      1
267 #       define AFMT_AVI_INFO_Y_YCBCR444      2
268 #       define AFMT_AVI_INFO_Y_A_B_S(x)      (((x) & 0xff) << 8)
269 #       define AFMT_AVI_INFO_R(x)            (((x) & 0xf) << 16)
270 #       define AFMT_AVI_INFO_M(x)            (((x) & 0x3) << 20)
271 #       define AFMT_AVI_INFO_C(x)            (((x) & 0x3) << 22)
272 #       define AFMT_AVI_INFO_C_M_R(x)        (((x) & 0xff) << 16)
273 #       define AFMT_AVI_INFO_SC(x)           (((x) & 0x3) << 24)
274 #       define AFMT_AVI_INFO_Q(x)            (((x) & 0x3) << 26)
275 #       define AFMT_AVI_INFO_EC(x)           (((x) & 0x3) << 28)
276 #       define AFMT_AVI_INFO_ITC(x)          (((x) & 0x1) << 31)
277 #       define AFMT_AVI_INFO_ITC_EC_Q_SC(x)  (((x) & 0xff) << 24)
278 #define AFMT_AVI_INFO1                       0x7088
279 #       define AFMT_AVI_INFO_VIC(x)          (((x) & 0x7f) << 0) /* don't use avi infoframe v1 */
280 #       define AFMT_AVI_INFO_PR(x)           (((x) & 0xf) << 8) /* don't use avi infoframe v1 */
281 #       define AFMT_AVI_INFO_CN(x)           (((x) & 0x3) << 12)
282 #       define AFMT_AVI_INFO_YQ(x)           (((x) & 0x3) << 14)
283 #       define AFMT_AVI_INFO_TOP(x)          (((x) & 0xffff) << 16)
284 #define AFMT_AVI_INFO2                       0x708c
285 #       define AFMT_AVI_INFO_BOTTOM(x)       (((x) & 0xffff) << 0)
286 #       define AFMT_AVI_INFO_LEFT(x)         (((x) & 0xffff) << 16)
287 #define AFMT_AVI_INFO3                       0x7090
288 #       define AFMT_AVI_INFO_RIGHT(x)        (((x) & 0xffff) << 0)
289 #       define AFMT_AVI_INFO_VERSION(x)      (((x) & 3) << 24)
290 #define AFMT_MPEG_INFO0                      0x7094
291 #       define AFMT_MPEG_INFO_CHECKSUM(x)    (((x) & 0xff) << 0)
292 #       define AFMT_MPEG_INFO_MB0(x)         (((x) & 0xff) << 8)
293 #       define AFMT_MPEG_INFO_MB1(x)         (((x) & 0xff) << 16)
294 #       define AFMT_MPEG_INFO_MB2(x)         (((x) & 0xff) << 24)
295 #define AFMT_MPEG_INFO1                      0x7098
296 #       define AFMT_MPEG_INFO_MB3(x)         (((x) & 0xff) << 0)
297 #       define AFMT_MPEG_INFO_MF(x)          (((x) & 3) << 8)
298 #       define AFMT_MPEG_INFO_FR(x)          (((x) & 1) << 12)
299 #define AFMT_GENERIC0_HDR                    0x709c
300 #define AFMT_GENERIC0_0                      0x70a0
301 #define AFMT_GENERIC0_1                      0x70a4
302 #define AFMT_GENERIC0_2                      0x70a8
303 #define AFMT_GENERIC0_3                      0x70ac
304 #define AFMT_GENERIC0_4                      0x70b0
305 #define AFMT_GENERIC0_5                      0x70b4
306 #define AFMT_GENERIC0_6                      0x70b8
307 #define AFMT_GENERIC1_HDR                    0x70bc
308 #define AFMT_GENERIC1_0                      0x70c0
309 #define AFMT_GENERIC1_1                      0x70c4
310 #define AFMT_GENERIC1_2                      0x70c8
311 #define AFMT_GENERIC1_3                      0x70cc
312 #define AFMT_GENERIC1_4                      0x70d0
313 #define AFMT_GENERIC1_5                      0x70d4
314 #define AFMT_GENERIC1_6                      0x70d8
315 #define HDMI_ACR_32_0                        0x70dc
316 #       define HDMI_ACR_CTS_32(x)            (((x) & 0xfffff) << 12)
317 #define HDMI_ACR_32_1                        0x70e0
318 #       define HDMI_ACR_N_32(x)              (((x) & 0xfffff) << 0)
319 #define HDMI_ACR_44_0                        0x70e4
320 #       define HDMI_ACR_CTS_44(x)            (((x) & 0xfffff) << 12)
321 #define HDMI_ACR_44_1                        0x70e8
322 #       define HDMI_ACR_N_44(x)              (((x) & 0xfffff) << 0)
323 #define HDMI_ACR_48_0                        0x70ec
324 #       define HDMI_ACR_CTS_48(x)            (((x) & 0xfffff) << 12)
325 #define HDMI_ACR_48_1                        0x70f0
326 #       define HDMI_ACR_N_48(x)              (((x) & 0xfffff) << 0)
327 #define HDMI_ACR_STATUS_0                    0x70f4
328 #define HDMI_ACR_STATUS_1                    0x70f8
329 #define AFMT_AUDIO_INFO0                     0x70fc
330 #       define AFMT_AUDIO_INFO_CHECKSUM(x)   (((x) & 0xff) << 0)
331 #       define AFMT_AUDIO_INFO_CC(x)         (((x) & 7) << 8)
332 #       define AFMT_AUDIO_INFO_CT(x)         (((x) & 0xf) << 11)
333 #       define AFMT_AUDIO_INFO_CHECKSUM_OFFSET(x)   (((x) & 0xff) << 16)
334 #       define AFMT_AUDIO_INFO_CXT(x)        (((x) & 0x1f) << 24)
335 #define AFMT_AUDIO_INFO1                     0x7100
336 #       define AFMT_AUDIO_INFO_CA(x)         (((x) & 0xff) << 0)
337 #       define AFMT_AUDIO_INFO_LSV(x)        (((x) & 0xf) << 11)
338 #       define AFMT_AUDIO_INFO_DM_INH(x)     (((x) & 1) << 15)
339 #       define AFMT_AUDIO_INFO_DM_INH_LSV(x) (((x) & 0xff) << 8)
340 #       define AFMT_AUDIO_INFO_LFEBPL(x)     (((x) & 3) << 16)
341 #define AFMT_60958_0                         0x7104
342 #       define AFMT_60958_CS_A(x)            (((x) & 1) << 0)
343 #       define AFMT_60958_CS_B(x)            (((x) & 1) << 1)
344 #       define AFMT_60958_CS_C(x)            (((x) & 1) << 2)
345 #       define AFMT_60958_CS_D(x)            (((x) & 3) << 3)
346 #       define AFMT_60958_CS_MODE(x)         (((x) & 3) << 6)
347 #       define AFMT_60958_CS_CATEGORY_CODE(x)      (((x) & 0xff) << 8)
348 #       define AFMT_60958_CS_SOURCE_NUMBER(x)      (((x) & 0xf) << 16)
349 #       define AFMT_60958_CS_CHANNEL_NUMBER_L(x)   (((x) & 0xf) << 20)
350 #       define AFMT_60958_CS_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 24)
351 #       define AFMT_60958_CS_CLOCK_ACCURACY(x)     (((x) & 3) << 28)
352 #define AFMT_60958_1                         0x7108
353 #       define AFMT_60958_CS_WORD_LENGTH(x)  (((x) & 0xf) << 0)
354 #       define AFMT_60958_CS_ORIGINAL_SAMPLING_FREQUENCY(x)   (((x) & 0xf) << 4)
355 #       define AFMT_60958_CS_VALID_L(x)      (((x) & 1) << 16)
356 #       define AFMT_60958_CS_VALID_R(x)      (((x) & 1) << 18)
357 #       define AFMT_60958_CS_CHANNEL_NUMBER_R(x)   (((x) & 0xf) << 20)
358 #define AFMT_AUDIO_CRC_CONTROL               0x710c
359 #       define AFMT_AUDIO_CRC_EN             (1 << 0)
360 #define AFMT_RAMP_CONTROL0                   0x7110
361 #       define AFMT_RAMP_MAX_COUNT(x)        (((x) & 0xffffff) << 0)
362 #       define AFMT_RAMP_DATA_SIGN           (1 << 31)
363 #define AFMT_RAMP_CONTROL1                   0x7114
364 #       define AFMT_RAMP_MIN_COUNT(x)        (((x) & 0xffffff) << 0)
365 #       define AFMT_AUDIO_TEST_CH_DISABLE(x) (((x) & 0xff) << 24)
366 #define AFMT_RAMP_CONTROL2                   0x7118
367 #       define AFMT_RAMP_INC_COUNT(x)        (((x) & 0xffffff) << 0)
368 #define AFMT_RAMP_CONTROL3                   0x711c
369 #       define AFMT_RAMP_DEC_COUNT(x)        (((x) & 0xffffff) << 0)
370 #define AFMT_60958_2                         0x7120
371 #       define AFMT_60958_CS_CHANNEL_NUMBER_2(x)   (((x) & 0xf) << 0)
372 #       define AFMT_60958_CS_CHANNEL_NUMBER_3(x)   (((x) & 0xf) << 4)
373 #       define AFMT_60958_CS_CHANNEL_NUMBER_4(x)   (((x) & 0xf) << 8)
374 #       define AFMT_60958_CS_CHANNEL_NUMBER_5(x)   (((x) & 0xf) << 12)
375 #       define AFMT_60958_CS_CHANNEL_NUMBER_6(x)   (((x) & 0xf) << 16)
376 #       define AFMT_60958_CS_CHANNEL_NUMBER_7(x)   (((x) & 0xf) << 20)
377 #define AFMT_STATUS                          0x7128
378 #       define AFMT_AUDIO_ENABLE             (1 << 4)
379 #       define AFMT_AUDIO_HBR_ENABLE         (1 << 8)
380 #       define AFMT_AZ_FORMAT_WTRIG          (1 << 28)
381 #       define AFMT_AZ_FORMAT_WTRIG_INT      (1 << 29)
382 #       define AFMT_AZ_AUDIO_ENABLE_CHG      (1 << 30)
383 #define AFMT_AUDIO_PACKET_CONTROL            0x712c
384 #       define AFMT_AUDIO_SAMPLE_SEND        (1 << 0)
385 #       define AFMT_RESET_FIFO_WHEN_AUDIO_DIS (1 << 11) /* set to 1 */
386 #       define AFMT_AUDIO_TEST_EN            (1 << 12)
387 #       define AFMT_AUDIO_CHANNEL_SWAP       (1 << 24)
388 #       define AFMT_60958_CS_UPDATE          (1 << 26)
389 #       define AFMT_AZ_AUDIO_ENABLE_CHG_MASK (1 << 27)
390 #       define AFMT_AZ_FORMAT_WTRIG_MASK     (1 << 28)
391 #       define AFMT_AZ_FORMAT_WTRIG_ACK      (1 << 29)
392 #       define AFMT_AZ_AUDIO_ENABLE_CHG_ACK  (1 << 30)
393 #define AFMT_VBI_PACKET_CONTROL              0x7130
394 #       define AFMT_GENERIC0_UPDATE          (1 << 2)
395 #define AFMT_INFOFRAME_CONTROL0              0x7134
396 #       define AFMT_AUDIO_INFO_SOURCE        (1 << 6) /* 0 - sound block; 1 - afmt regs */
397 #       define AFMT_AUDIO_INFO_UPDATE        (1 << 7)
398 #       define AFMT_MPEG_INFO_UPDATE         (1 << 10)
399 #define AFMT_GENERIC0_7                      0x7138
400
401 /* DCE4/5 ELD audio interface */
402 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0        0x5f84 /* LPCM */
403 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1        0x5f88 /* AC3 */
404 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2        0x5f8c /* MPEG1 */
405 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3        0x5f90 /* MP3 */
406 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4        0x5f94 /* MPEG2 */
407 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5        0x5f98 /* AAC */
408 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6        0x5f9c /* DTS */
409 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7        0x5fa0 /* ATRAC */
410 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR8        0x5fa4 /* one bit audio - leave at 0 (default) */
411 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9        0x5fa8 /* Dolby Digital */
412 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10       0x5fac /* DTS-HD */
413 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11       0x5fb0 /* MAT-MLP */
414 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR12       0x5fb4 /* DTS */
415 #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13       0x5fb8 /* WMA Pro */
416 #       define MAX_CHANNELS(x)                            (((x) & 0x7) << 0)
417 /* max channels minus one.  7 = 8 channels */
418 #       define SUPPORTED_FREQUENCIES(x)                   (((x) & 0xff) << 8)
419 #       define DESCRIPTOR_BYTE_2(x)                       (((x) & 0xff) << 16)
420 #       define SUPPORTED_FREQUENCIES_STEREO(x)            (((x) & 0xff) << 24) /* LPCM only */
421 /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO
422  * bit0 = 32 kHz
423  * bit1 = 44.1 kHz
424  * bit2 = 48 kHz
425  * bit3 = 88.2 kHz
426  * bit4 = 96 kHz
427  * bit5 = 176.4 kHz
428  * bit6 = 192 kHz
429  */
430
431 #define AZ_HOT_PLUG_CONTROL                               0x5e78
432 #       define AZ_FORCE_CODEC_WAKE                        (1 << 0)
433 #       define PIN0_JACK_DETECTION_ENABLE                 (1 << 4)
434 #       define PIN1_JACK_DETECTION_ENABLE                 (1 << 5)
435 #       define PIN2_JACK_DETECTION_ENABLE                 (1 << 6)
436 #       define PIN3_JACK_DETECTION_ENABLE                 (1 << 7)
437 #       define PIN0_UNSOLICITED_RESPONSE_ENABLE           (1 << 8)
438 #       define PIN1_UNSOLICITED_RESPONSE_ENABLE           (1 << 9)
439 #       define PIN2_UNSOLICITED_RESPONSE_ENABLE           (1 << 10)
440 #       define PIN3_UNSOLICITED_RESPONSE_ENABLE           (1 << 11)
441 #       define CODEC_HOT_PLUG_ENABLE                      (1 << 12)
442 #       define PIN0_AUDIO_ENABLED                         (1 << 24)
443 #       define PIN1_AUDIO_ENABLED                         (1 << 25)
444 #       define PIN2_AUDIO_ENABLED                         (1 << 26)
445 #       define PIN3_AUDIO_ENABLED                         (1 << 27)
446 #       define AUDIO_ENABLED                              (1 << 31)
447
448
449 #define GC_USER_SHADER_PIPE_CONFIG                      0x8954
450 #define         INACTIVE_QD_PIPES(x)                            ((x) << 8)
451 #define         INACTIVE_QD_PIPES_MASK                          0x0000FF00
452 #define         INACTIVE_SIMDS(x)                               ((x) << 16)
453 #define         INACTIVE_SIMDS_MASK                             0x00FF0000
454
455 #define GRBM_CNTL                                       0x8000
456 #define         GRBM_READ_TIMEOUT(x)                            ((x) << 0)
457 #define GRBM_SOFT_RESET                                 0x8020
458 #define         SOFT_RESET_CP                                   (1 << 0)
459 #define         SOFT_RESET_CB                                   (1 << 1)
460 #define         SOFT_RESET_DB                                   (1 << 3)
461 #define         SOFT_RESET_PA                                   (1 << 5)
462 #define         SOFT_RESET_SC                                   (1 << 6)
463 #define         SOFT_RESET_SPI                                  (1 << 8)
464 #define         SOFT_RESET_SH                                   (1 << 9)
465 #define         SOFT_RESET_SX                                   (1 << 10)
466 #define         SOFT_RESET_TC                                   (1 << 11)
467 #define         SOFT_RESET_TA                                   (1 << 12)
468 #define         SOFT_RESET_VC                                   (1 << 13)
469 #define         SOFT_RESET_VGT                                  (1 << 14)
470
471 #define GRBM_STATUS                                     0x8010
472 #define         CMDFIFO_AVAIL_MASK                              0x0000000F
473 #define         SRBM_RQ_PENDING                                 (1 << 5)
474 #define         CF_RQ_PENDING                                   (1 << 7)
475 #define         PF_RQ_PENDING                                   (1 << 8)
476 #define         GRBM_EE_BUSY                                    (1 << 10)
477 #define         SX_CLEAN                                        (1 << 11)
478 #define         DB_CLEAN                                        (1 << 12)
479 #define         CB_CLEAN                                        (1 << 13)
480 #define         TA_BUSY                                         (1 << 14)
481 #define         VGT_BUSY_NO_DMA                                 (1 << 16)
482 #define         VGT_BUSY                                        (1 << 17)
483 #define         SX_BUSY                                         (1 << 20)
484 #define         SH_BUSY                                         (1 << 21)
485 #define         SPI_BUSY                                        (1 << 22)
486 #define         SC_BUSY                                         (1 << 24)
487 #define         PA_BUSY                                         (1 << 25)
488 #define         DB_BUSY                                         (1 << 26)
489 #define         CP_COHERENCY_BUSY                               (1 << 28)
490 #define         CP_BUSY                                         (1 << 29)
491 #define         CB_BUSY                                         (1 << 30)
492 #define         GUI_ACTIVE                                      (1 << 31)
493 #define GRBM_STATUS_SE0                                 0x8014
494 #define GRBM_STATUS_SE1                                 0x8018
495 #define         SE_SX_CLEAN                                     (1 << 0)
496 #define         SE_DB_CLEAN                                     (1 << 1)
497 #define         SE_CB_CLEAN                                     (1 << 2)
498 #define         SE_TA_BUSY                                      (1 << 25)
499 #define         SE_SX_BUSY                                      (1 << 26)
500 #define         SE_SPI_BUSY                                     (1 << 27)
501 #define         SE_SH_BUSY                                      (1 << 28)
502 #define         SE_SC_BUSY                                      (1 << 29)
503 #define         SE_DB_BUSY                                      (1 << 30)
504 #define         SE_CB_BUSY                                      (1 << 31)
505 /* evergreen */
506 #define CG_THERMAL_CTRL                                 0x72c
507 #define         TOFFSET_MASK                            0x00003FE0
508 #define         TOFFSET_SHIFT                           5
509 #define CG_MULT_THERMAL_STATUS                          0x740
510 #define         ASIC_T(x)                               ((x) << 16)
511 #define         ASIC_T_MASK                             0x07FF0000
512 #define         ASIC_T_SHIFT                            16
513 #define CG_TS0_STATUS                                   0x760
514 #define         TS0_ADC_DOUT_MASK                       0x000003FF
515 #define         TS0_ADC_DOUT_SHIFT                      0
516 /* APU */
517 #define CG_THERMAL_STATUS                               0x678
518
519 #define HDP_HOST_PATH_CNTL                              0x2C00
520 #define HDP_NONSURFACE_BASE                             0x2C04
521 #define HDP_NONSURFACE_INFO                             0x2C08
522 #define HDP_NONSURFACE_SIZE                             0x2C0C
523 #define HDP_MEM_COHERENCY_FLUSH_CNTL                    0x5480
524 #define HDP_REG_COHERENCY_FLUSH_CNTL                    0x54A0
525 #define HDP_TILING_CONFIG                               0x2F3C
526
527 #define MC_SHARED_CHMAP                                         0x2004
528 #define         NOOFCHAN_SHIFT                                  12
529 #define         NOOFCHAN_MASK                                   0x00003000
530 #define MC_SHARED_CHREMAP                                       0x2008
531
532 #define MC_SHARED_BLACKOUT_CNTL                         0x20ac
533 #define         BLACKOUT_MODE_MASK                      0x00000007
534
535 #define MC_ARB_RAMCFG                                   0x2760
536 #define         NOOFBANK_SHIFT                                  0
537 #define         NOOFBANK_MASK                                   0x00000003
538 #define         NOOFRANK_SHIFT                                  2
539 #define         NOOFRANK_MASK                                   0x00000004
540 #define         NOOFROWS_SHIFT                                  3
541 #define         NOOFROWS_MASK                                   0x00000038
542 #define         NOOFCOLS_SHIFT                                  6
543 #define         NOOFCOLS_MASK                                   0x000000C0
544 #define         CHANSIZE_SHIFT                                  8
545 #define         CHANSIZE_MASK                                   0x00000100
546 #define         BURSTLENGTH_SHIFT                               9
547 #define         BURSTLENGTH_MASK                                0x00000200
548 #define         CHANSIZE_OVERRIDE                               (1 << 11)
549 #define FUS_MC_ARB_RAMCFG                               0x2768
550 #define MC_VM_AGP_TOP                                   0x2028
551 #define MC_VM_AGP_BOT                                   0x202C
552 #define MC_VM_AGP_BASE                                  0x2030
553 #define MC_VM_FB_LOCATION                               0x2024
554 #define MC_FUS_VM_FB_OFFSET                             0x2898
555 #define MC_VM_MB_L1_TLB0_CNTL                           0x2234
556 #define MC_VM_MB_L1_TLB1_CNTL                           0x2238
557 #define MC_VM_MB_L1_TLB2_CNTL                           0x223C
558 #define MC_VM_MB_L1_TLB3_CNTL                           0x2240
559 #define         ENABLE_L1_TLB                                   (1 << 0)
560 #define         ENABLE_L1_FRAGMENT_PROCESSING                   (1 << 1)
561 #define         SYSTEM_ACCESS_MODE_PA_ONLY                      (0 << 3)
562 #define         SYSTEM_ACCESS_MODE_USE_SYS_MAP                  (1 << 3)
563 #define         SYSTEM_ACCESS_MODE_IN_SYS                       (2 << 3)
564 #define         SYSTEM_ACCESS_MODE_NOT_IN_SYS                   (3 << 3)
565 #define         SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU       (0 << 5)
566 #define         EFFECTIVE_L1_TLB_SIZE(x)                        ((x)<<15)
567 #define         EFFECTIVE_L1_QUEUE_SIZE(x)                      ((x)<<18)
568 #define MC_VM_MD_L1_TLB0_CNTL                           0x2654
569 #define MC_VM_MD_L1_TLB1_CNTL                           0x2658
570 #define MC_VM_MD_L1_TLB2_CNTL                           0x265C
571 #define MC_VM_MD_L1_TLB3_CNTL                           0x2698
572
573 #define FUS_MC_VM_MD_L1_TLB0_CNTL                       0x265C
574 #define FUS_MC_VM_MD_L1_TLB1_CNTL                       0x2660
575 #define FUS_MC_VM_MD_L1_TLB2_CNTL                       0x2664
576
577 #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR              0x203C
578 #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR                 0x2038
579 #define MC_VM_SYSTEM_APERTURE_LOW_ADDR                  0x2034
580
581 #define PA_CL_ENHANCE                                   0x8A14
582 #define         CLIP_VTX_REORDER_ENA                            (1 << 0)
583 #define         NUM_CLIP_SEQ(x)                                 ((x) << 1)
584 #define PA_SC_ENHANCE                                   0x8BF0
585 #define PA_SC_AA_CONFIG                                 0x28C04
586 #define         MSAA_NUM_SAMPLES_SHIFT                  0
587 #define         MSAA_NUM_SAMPLES_MASK                   0x3
588 #define PA_SC_CLIPRECT_RULE                             0x2820C
589 #define PA_SC_EDGERULE                                  0x28230
590 #define PA_SC_FIFO_SIZE                                 0x8BCC
591 #define         SC_PRIM_FIFO_SIZE(x)                            ((x) << 0)
592 #define         SC_HIZ_TILE_FIFO_SIZE(x)                        ((x) << 12)
593 #define         SC_EARLYZ_TILE_FIFO_SIZE(x)                     ((x) << 20)
594 #define PA_SC_FORCE_EOV_MAX_CNTS                        0x8B24
595 #define         FORCE_EOV_MAX_CLK_CNT(x)                        ((x) << 0)
596 #define         FORCE_EOV_MAX_REZ_CNT(x)                        ((x) << 16)
597 #define PA_SC_LINE_STIPPLE                              0x28A0C
598 #define PA_SU_LINE_STIPPLE_VALUE                        0x8A60
599 #define PA_SC_LINE_STIPPLE_STATE                        0x8B10
600
601 #define SCRATCH_REG0                                    0x8500
602 #define SCRATCH_REG1                                    0x8504
603 #define SCRATCH_REG2                                    0x8508
604 #define SCRATCH_REG3                                    0x850C
605 #define SCRATCH_REG4                                    0x8510
606 #define SCRATCH_REG5                                    0x8514
607 #define SCRATCH_REG6                                    0x8518
608 #define SCRATCH_REG7                                    0x851C
609 #define SCRATCH_UMSK                                    0x8540
610 #define SCRATCH_ADDR                                    0x8544
611
612 #define SMX_SAR_CTL0                                    0xA008
613 #define SMX_DC_CTL0                                     0xA020
614 #define         USE_HASH_FUNCTION                               (1 << 0)
615 #define         NUMBER_OF_SETS(x)                               ((x) << 1)
616 #define         FLUSH_ALL_ON_EVENT                              (1 << 10)
617 #define         STALL_ON_EVENT                                  (1 << 11)
618 #define SMX_EVENT_CTL                                   0xA02C
619 #define         ES_FLUSH_CTL(x)                                 ((x) << 0)
620 #define         GS_FLUSH_CTL(x)                                 ((x) << 3)
621 #define         ACK_FLUSH_CTL(x)                                ((x) << 6)
622 #define         SYNC_FLUSH_CTL                                  (1 << 8)
623
624 #define SPI_CONFIG_CNTL                                 0x9100
625 #define         GPR_WRITE_PRIORITY(x)                           ((x) << 0)
626 #define SPI_CONFIG_CNTL_1                               0x913C
627 #define         VTX_DONE_DELAY(x)                               ((x) << 0)
628 #define         INTERP_ONE_PRIM_PER_ROW                         (1 << 4)
629 #define SPI_INPUT_Z                                     0x286D8
630 #define SPI_PS_IN_CONTROL_0                             0x286CC
631 #define         NUM_INTERP(x)                                   ((x)<<0)
632 #define         POSITION_ENA                                    (1<<8)
633 #define         POSITION_CENTROID                               (1<<9)
634 #define         POSITION_ADDR(x)                                ((x)<<10)
635 #define         PARAM_GEN(x)                                    ((x)<<15)
636 #define         PARAM_GEN_ADDR(x)                               ((x)<<19)
637 #define         BARYC_SAMPLE_CNTL(x)                            ((x)<<26)
638 #define         PERSP_GRADIENT_ENA                              (1<<28)
639 #define         LINEAR_GRADIENT_ENA                             (1<<29)
640 #define         POSITION_SAMPLE                                 (1<<30)
641 #define         BARYC_AT_SAMPLE_ENA                             (1<<31)
642
643 #define SQ_CONFIG                                       0x8C00
644 #define         VC_ENABLE                                       (1 << 0)
645 #define         EXPORT_SRC_C                                    (1 << 1)
646 #define         CS_PRIO(x)                                      ((x) << 18)
647 #define         LS_PRIO(x)                                      ((x) << 20)
648 #define         HS_PRIO(x)                                      ((x) << 22)
649 #define         PS_PRIO(x)                                      ((x) << 24)
650 #define         VS_PRIO(x)                                      ((x) << 26)
651 #define         GS_PRIO(x)                                      ((x) << 28)
652 #define         ES_PRIO(x)                                      ((x) << 30)
653 #define SQ_GPR_RESOURCE_MGMT_1                          0x8C04
654 #define         NUM_PS_GPRS(x)                                  ((x) << 0)
655 #define         NUM_VS_GPRS(x)                                  ((x) << 16)
656 #define         NUM_CLAUSE_TEMP_GPRS(x)                         ((x) << 28)
657 #define SQ_GPR_RESOURCE_MGMT_2                          0x8C08
658 #define         NUM_GS_GPRS(x)                                  ((x) << 0)
659 #define         NUM_ES_GPRS(x)                                  ((x) << 16)
660 #define SQ_GPR_RESOURCE_MGMT_3                          0x8C0C
661 #define         NUM_HS_GPRS(x)                                  ((x) << 0)
662 #define         NUM_LS_GPRS(x)                                  ((x) << 16)
663 #define SQ_GLOBAL_GPR_RESOURCE_MGMT_1                   0x8C10
664 #define SQ_GLOBAL_GPR_RESOURCE_MGMT_2                   0x8C14
665 #define SQ_THREAD_RESOURCE_MGMT                         0x8C18
666 #define         NUM_PS_THREADS(x)                               ((x) << 0)
667 #define         NUM_VS_THREADS(x)                               ((x) << 8)
668 #define         NUM_GS_THREADS(x)                               ((x) << 16)
669 #define         NUM_ES_THREADS(x)                               ((x) << 24)
670 #define SQ_THREAD_RESOURCE_MGMT_2                       0x8C1C
671 #define         NUM_HS_THREADS(x)                               ((x) << 0)
672 #define         NUM_LS_THREADS(x)                               ((x) << 8)
673 #define SQ_STACK_RESOURCE_MGMT_1                        0x8C20
674 #define         NUM_PS_STACK_ENTRIES(x)                         ((x) << 0)
675 #define         NUM_VS_STACK_ENTRIES(x)                         ((x) << 16)
676 #define SQ_STACK_RESOURCE_MGMT_2                        0x8C24
677 #define         NUM_GS_STACK_ENTRIES(x)                         ((x) << 0)
678 #define         NUM_ES_STACK_ENTRIES(x)                         ((x) << 16)
679 #define SQ_STACK_RESOURCE_MGMT_3                        0x8C28
680 #define         NUM_HS_STACK_ENTRIES(x)                         ((x) << 0)
681 #define         NUM_LS_STACK_ENTRIES(x)                         ((x) << 16)
682 #define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ                    0x8D8C
683 #define SQ_DYN_GPR_SIMD_LOCK_EN                         0x8D94
684 #define SQ_STATIC_THREAD_MGMT_1                         0x8E20
685 #define SQ_STATIC_THREAD_MGMT_2                         0x8E24
686 #define SQ_STATIC_THREAD_MGMT_3                         0x8E28
687 #define SQ_LDS_RESOURCE_MGMT                            0x8E2C
688
689 #define SQ_MS_FIFO_SIZES                                0x8CF0
690 #define         CACHE_FIFO_SIZE(x)                              ((x) << 0)
691 #define         FETCH_FIFO_HIWATER(x)                           ((x) << 8)
692 #define         DONE_FIFO_HIWATER(x)                            ((x) << 16)
693 #define         ALU_UPDATE_FIFO_HIWATER(x)                      ((x) << 24)
694
695 #define SX_DEBUG_1                                      0x9058
696 #define         ENABLE_NEW_SMX_ADDRESS                          (1 << 16)
697 #define SX_EXPORT_BUFFER_SIZES                          0x900C
698 #define         COLOR_BUFFER_SIZE(x)                            ((x) << 0)
699 #define         POSITION_BUFFER_SIZE(x)                         ((x) << 8)
700 #define         SMX_BUFFER_SIZE(x)                              ((x) << 16)
701 #define SX_MEMORY_EXPORT_BASE                           0x9010
702 #define SX_MISC                                         0x28350
703
704 #define CB_PERF_CTR0_SEL_0                              0x9A20
705 #define CB_PERF_CTR0_SEL_1                              0x9A24
706 #define CB_PERF_CTR1_SEL_0                              0x9A28
707 #define CB_PERF_CTR1_SEL_1                              0x9A2C
708 #define CB_PERF_CTR2_SEL_0                              0x9A30
709 #define CB_PERF_CTR2_SEL_1                              0x9A34
710 #define CB_PERF_CTR3_SEL_0                              0x9A38
711 #define CB_PERF_CTR3_SEL_1                              0x9A3C
712
713 #define TA_CNTL_AUX                                     0x9508
714 #define         DISABLE_CUBE_WRAP                               (1 << 0)
715 #define         DISABLE_CUBE_ANISO                              (1 << 1)
716 #define         SYNC_GRADIENT                                   (1 << 24)
717 #define         SYNC_WALKER                                     (1 << 25)
718 #define         SYNC_ALIGNER                                    (1 << 26)
719
720 #define TCP_CHAN_STEER_LO                               0x960c
721 #define TCP_CHAN_STEER_HI                               0x9610
722
723 #define VGT_CACHE_INVALIDATION                          0x88C4
724 #define         CACHE_INVALIDATION(x)                           ((x) << 0)
725 #define                 VC_ONLY                                         0
726 #define                 TC_ONLY                                         1
727 #define                 VC_AND_TC                                       2
728 #define         AUTO_INVLD_EN(x)                                ((x) << 6)
729 #define                 NO_AUTO                                         0
730 #define                 ES_AUTO                                         1
731 #define                 GS_AUTO                                         2
732 #define                 ES_AND_GS_AUTO                                  3
733 #define VGT_GS_VERTEX_REUSE                             0x88D4
734 #define VGT_NUM_INSTANCES                               0x8974
735 #define VGT_OUT_DEALLOC_CNTL                            0x28C5C
736 #define         DEALLOC_DIST_MASK                               0x0000007F
737 #define VGT_VERTEX_REUSE_BLOCK_CNTL                     0x28C58
738 #define         VTX_REUSE_DEPTH_MASK                            0x000000FF
739
740 #define VM_CONTEXT0_CNTL                                0x1410
741 #define         ENABLE_CONTEXT                                  (1 << 0)
742 #define         PAGE_TABLE_DEPTH(x)                             (((x) & 3) << 1)
743 #define         RANGE_PROTECTION_FAULT_ENABLE_DEFAULT           (1 << 4)
744 #define VM_CONTEXT1_CNTL                                0x1414
745 #define VM_CONTEXT1_CNTL2                               0x1434
746 #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR                0x153C
747 #define VM_CONTEXT0_PAGE_TABLE_END_ADDR                 0x157C
748 #define VM_CONTEXT0_PAGE_TABLE_START_ADDR               0x155C
749 #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR       0x1518
750 #define VM_CONTEXT0_REQUEST_RESPONSE                    0x1470
751 #define         REQUEST_TYPE(x)                                 (((x) & 0xf) << 0)
752 #define         RESPONSE_TYPE_MASK                              0x000000F0
753 #define         RESPONSE_TYPE_SHIFT                             4
754 #define VM_L2_CNTL                                      0x1400
755 #define         ENABLE_L2_CACHE                                 (1 << 0)
756 #define         ENABLE_L2_FRAGMENT_PROCESSING                   (1 << 1)
757 #define         ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE         (1 << 9)
758 #define         EFFECTIVE_L2_QUEUE_SIZE(x)                      (((x) & 7) << 14)
759 #define VM_L2_CNTL2                                     0x1404
760 #define         INVALIDATE_ALL_L1_TLBS                          (1 << 0)
761 #define         INVALIDATE_L2_CACHE                             (1 << 1)
762 #define VM_L2_CNTL3                                     0x1408
763 #define         BANK_SELECT(x)                                  ((x) << 0)
764 #define         CACHE_UPDATE_MODE(x)                            ((x) << 6)
765 #define VM_L2_STATUS                                    0x140C
766 #define         L2_BUSY                                         (1 << 0)
767 #define VM_CONTEXT1_PROTECTION_FAULT_ADDR               0x14FC
768 #define VM_CONTEXT1_PROTECTION_FAULT_STATUS             0x14DC
769
770 #define WAIT_UNTIL                                      0x8040
771
772 #define SRBM_STATUS                                     0x0E50
773 #define         RLC_RQ_PENDING                          (1 << 3)
774 #define         GRBM_RQ_PENDING                         (1 << 5)
775 #define         VMC_BUSY                                (1 << 8)
776 #define         MCB_BUSY                                (1 << 9)
777 #define         MCB_NON_DISPLAY_BUSY                    (1 << 10)
778 #define         MCC_BUSY                                (1 << 11)
779 #define         MCD_BUSY                                (1 << 12)
780 #define         SEM_BUSY                                (1 << 14)
781 #define         RLC_BUSY                                (1 << 15)
782 #define         IH_BUSY                                 (1 << 17)
783 #define SRBM_STATUS2                                    0x0EC4
784 #define         DMA_BUSY                                (1 << 5)
785 #define SRBM_SOFT_RESET                                 0x0E60
786 #define         SRBM_SOFT_RESET_ALL_MASK                0x00FEEFA6
787 #define         SOFT_RESET_BIF                          (1 << 1)
788 #define         SOFT_RESET_CG                           (1 << 2)
789 #define         SOFT_RESET_DC                           (1 << 5)
790 #define         SOFT_RESET_GRBM                         (1 << 8)
791 #define         SOFT_RESET_HDP                          (1 << 9)
792 #define         SOFT_RESET_IH                           (1 << 10)
793 #define         SOFT_RESET_MC                           (1 << 11)
794 #define         SOFT_RESET_RLC                          (1 << 13)
795 #define         SOFT_RESET_ROM                          (1 << 14)
796 #define         SOFT_RESET_SEM                          (1 << 15)
797 #define         SOFT_RESET_VMC                          (1 << 17)
798 #define         SOFT_RESET_DMA                          (1 << 20)
799 #define         SOFT_RESET_TST                          (1 << 21)
800 #define         SOFT_RESET_REGBB                        (1 << 22)
801 #define         SOFT_RESET_ORB                          (1 << 23)
802
803 /* display watermarks */
804 #define DC_LB_MEMORY_SPLIT                                0x6b0c
805 #define PRIORITY_A_CNT                                    0x6b18
806 #define         PRIORITY_MARK_MASK                        0x7fff
807 #define         PRIORITY_OFF                              (1 << 16)
808 #define         PRIORITY_ALWAYS_ON                        (1 << 20)
809 #define PRIORITY_B_CNT                                    0x6b1c
810 #define PIPE0_ARBITRATION_CONTROL3                        0x0bf0
811 #       define LATENCY_WATERMARK_MASK(x)                  ((x) << 16)
812 #define PIPE0_LATENCY_CONTROL                             0x0bf4
813 #       define LATENCY_LOW_WATERMARK(x)                   ((x) << 0)
814 #       define LATENCY_HIGH_WATERMARK(x)                  ((x) << 16)
815
816 #define IH_RB_CNTL                                        0x3e00
817 #       define IH_RB_ENABLE                               (1 << 0)
818 #       define IH_IB_SIZE(x)                              ((x) << 1) /* log2 */
819 #       define IH_RB_FULL_DRAIN_ENABLE                    (1 << 6)
820 #       define IH_WPTR_WRITEBACK_ENABLE                   (1 << 8)
821 #       define IH_WPTR_WRITEBACK_TIMER(x)                 ((x) << 9) /* log2 */
822 #       define IH_WPTR_OVERFLOW_ENABLE                    (1 << 16)
823 #       define IH_WPTR_OVERFLOW_CLEAR                     (1 << 31)
824 #define IH_RB_BASE                                        0x3e04
825 #define IH_RB_RPTR                                        0x3e08
826 #define IH_RB_WPTR                                        0x3e0c
827 #       define RB_OVERFLOW                                (1 << 0)
828 #       define WPTR_OFFSET_MASK                           0x3fffc
829 #define IH_RB_WPTR_ADDR_HI                                0x3e10
830 #define IH_RB_WPTR_ADDR_LO                                0x3e14
831 #define IH_CNTL                                           0x3e18
832 #       define ENABLE_INTR                                (1 << 0)
833 #       define IH_MC_SWAP(x)                              ((x) << 1)
834 #       define IH_MC_SWAP_NONE                            0
835 #       define IH_MC_SWAP_16BIT                           1
836 #       define IH_MC_SWAP_32BIT                           2
837 #       define IH_MC_SWAP_64BIT                           3
838 #       define RPTR_REARM                                 (1 << 4)
839 #       define MC_WRREQ_CREDIT(x)                         ((x) << 15)
840 #       define MC_WR_CLEAN_CNT(x)                         ((x) << 20)
841
842 #define CP_INT_CNTL                                     0xc124
843 #       define CNTX_BUSY_INT_ENABLE                     (1 << 19)
844 #       define CNTX_EMPTY_INT_ENABLE                    (1 << 20)
845 #       define SCRATCH_INT_ENABLE                       (1 << 25)
846 #       define TIME_STAMP_INT_ENABLE                    (1 << 26)
847 #       define IB2_INT_ENABLE                           (1 << 29)
848 #       define IB1_INT_ENABLE                           (1 << 30)
849 #       define RB_INT_ENABLE                            (1 << 31)
850 #define CP_INT_STATUS                                   0xc128
851 #       define SCRATCH_INT_STAT                         (1 << 25)
852 #       define TIME_STAMP_INT_STAT                      (1 << 26)
853 #       define IB2_INT_STAT                             (1 << 29)
854 #       define IB1_INT_STAT                             (1 << 30)
855 #       define RB_INT_STAT                              (1 << 31)
856
857 #define GRBM_INT_CNTL                                   0x8060
858 #       define RDERR_INT_ENABLE                         (1 << 0)
859 #       define GUI_IDLE_INT_ENABLE                      (1 << 19)
860
861 /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
862 #define CRTC_STATUS_FRAME_COUNT                         0x6e98
863
864 /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
865 #define VLINE_STATUS                                    0x6bb8
866 #       define VLINE_OCCURRED                           (1 << 0)
867 #       define VLINE_ACK                                (1 << 4)
868 #       define VLINE_STAT                               (1 << 12)
869 #       define VLINE_INTERRUPT                          (1 << 16)
870 #       define VLINE_INTERRUPT_TYPE                     (1 << 17)
871 /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
872 #define VBLANK_STATUS                                   0x6bbc
873 #       define VBLANK_OCCURRED                          (1 << 0)
874 #       define VBLANK_ACK                               (1 << 4)
875 #       define VBLANK_STAT                              (1 << 12)
876 #       define VBLANK_INTERRUPT                         (1 << 16)
877 #       define VBLANK_INTERRUPT_TYPE                    (1 << 17)
878
879 /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
880 #define INT_MASK                                        0x6b40
881 #       define VBLANK_INT_MASK                          (1 << 0)
882 #       define VLINE_INT_MASK                           (1 << 4)
883
884 #define DISP_INTERRUPT_STATUS                           0x60f4
885 #       define LB_D1_VLINE_INTERRUPT                    (1 << 2)
886 #       define LB_D1_VBLANK_INTERRUPT                   (1 << 3)
887 #       define DC_HPD1_INTERRUPT                        (1 << 17)
888 #       define DC_HPD1_RX_INTERRUPT                     (1 << 18)
889 #       define DACA_AUTODETECT_INTERRUPT                (1 << 22)
890 #       define DACB_AUTODETECT_INTERRUPT                (1 << 23)
891 #       define DC_I2C_SW_DONE_INTERRUPT                 (1 << 24)
892 #       define DC_I2C_HW_DONE_INTERRUPT                 (1 << 25)
893 #define DISP_INTERRUPT_STATUS_CONTINUE                  0x60f8
894 #       define LB_D2_VLINE_INTERRUPT                    (1 << 2)
895 #       define LB_D2_VBLANK_INTERRUPT                   (1 << 3)
896 #       define DC_HPD2_INTERRUPT                        (1 << 17)
897 #       define DC_HPD2_RX_INTERRUPT                     (1 << 18)
898 #       define DISP_TIMER_INTERRUPT                     (1 << 24)
899 #define DISP_INTERRUPT_STATUS_CONTINUE2                 0x60fc
900 #       define LB_D3_VLINE_INTERRUPT                    (1 << 2)
901 #       define LB_D3_VBLANK_INTERRUPT                   (1 << 3)
902 #       define DC_HPD3_INTERRUPT                        (1 << 17)
903 #       define DC_HPD3_RX_INTERRUPT                     (1 << 18)
904 #define DISP_INTERRUPT_STATUS_CONTINUE3                 0x6100
905 #       define LB_D4_VLINE_INTERRUPT                    (1 << 2)
906 #       define LB_D4_VBLANK_INTERRUPT                   (1 << 3)
907 #       define DC_HPD4_INTERRUPT                        (1 << 17)
908 #       define DC_HPD4_RX_INTERRUPT                     (1 << 18)
909 #define DISP_INTERRUPT_STATUS_CONTINUE4                 0x614c
910 #       define LB_D5_VLINE_INTERRUPT                    (1 << 2)
911 #       define LB_D5_VBLANK_INTERRUPT                   (1 << 3)
912 #       define DC_HPD5_INTERRUPT                        (1 << 17)
913 #       define DC_HPD5_RX_INTERRUPT                     (1 << 18)
914 #define DISP_INTERRUPT_STATUS_CONTINUE5                 0x6150
915 #       define LB_D6_VLINE_INTERRUPT                    (1 << 2)
916 #       define LB_D6_VBLANK_INTERRUPT                   (1 << 3)
917 #       define DC_HPD6_INTERRUPT                        (1 << 17)
918 #       define DC_HPD6_RX_INTERRUPT                     (1 << 18)
919
920 /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
921 #define GRPH_INT_STATUS                                 0x6858
922 #       define GRPH_PFLIP_INT_OCCURRED                  (1 << 0)
923 #       define GRPH_PFLIP_INT_CLEAR                     (1 << 8)
924 /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
925 #define GRPH_INT_CONTROL                                0x685c
926 #       define GRPH_PFLIP_INT_MASK                      (1 << 0)
927 #       define GRPH_PFLIP_INT_TYPE                      (1 << 8)
928
929 #define DACA_AUTODETECT_INT_CONTROL                     0x66c8
930 #define DACB_AUTODETECT_INT_CONTROL                     0x67c8
931
932 #define DC_HPD1_INT_STATUS                              0x601c
933 #define DC_HPD2_INT_STATUS                              0x6028
934 #define DC_HPD3_INT_STATUS                              0x6034
935 #define DC_HPD4_INT_STATUS                              0x6040
936 #define DC_HPD5_INT_STATUS                              0x604c
937 #define DC_HPD6_INT_STATUS                              0x6058
938 #       define DC_HPDx_INT_STATUS                       (1 << 0)
939 #       define DC_HPDx_SENSE                            (1 << 1)
940 #       define DC_HPDx_RX_INT_STATUS                    (1 << 8)
941
942 #define DC_HPD1_INT_CONTROL                             0x6020
943 #define DC_HPD2_INT_CONTROL                             0x602c
944 #define DC_HPD3_INT_CONTROL                             0x6038
945 #define DC_HPD4_INT_CONTROL                             0x6044
946 #define DC_HPD5_INT_CONTROL                             0x6050
947 #define DC_HPD6_INT_CONTROL                             0x605c
948 #       define DC_HPDx_INT_ACK                          (1 << 0)
949 #       define DC_HPDx_INT_POLARITY                     (1 << 8)
950 #       define DC_HPDx_INT_EN                           (1 << 16)
951 #       define DC_HPDx_RX_INT_ACK                       (1 << 20)
952 #       define DC_HPDx_RX_INT_EN                        (1 << 24)
953
954 #define DC_HPD1_CONTROL                                   0x6024
955 #define DC_HPD2_CONTROL                                   0x6030
956 #define DC_HPD3_CONTROL                                   0x603c
957 #define DC_HPD4_CONTROL                                   0x6048
958 #define DC_HPD5_CONTROL                                   0x6054
959 #define DC_HPD6_CONTROL                                   0x6060
960 #       define DC_HPDx_CONNECTION_TIMER(x)                ((x) << 0)
961 #       define DC_HPDx_RX_INT_TIMER(x)                    ((x) << 16)
962 #       define DC_HPDx_EN                                 (1 << 28)
963
964 /* ASYNC DMA */
965 #define DMA_RB_RPTR                                       0xd008
966 #define DMA_RB_WPTR                                       0xd00c
967
968 #define DMA_CNTL                                          0xd02c
969 #       define TRAP_ENABLE                                (1 << 0)
970 #       define SEM_INCOMPLETE_INT_ENABLE                  (1 << 1)
971 #       define SEM_WAIT_INT_ENABLE                        (1 << 2)
972 #       define DATA_SWAP_ENABLE                           (1 << 3)
973 #       define FENCE_SWAP_ENABLE                          (1 << 4)
974 #       define CTXEMPTY_INT_ENABLE                        (1 << 28)
975 #define DMA_TILING_CONFIG                                 0xD0B8
976
977 #define CAYMAN_DMA1_CNTL                                  0xd82c
978
979 /* async DMA packets */
980 #define DMA_PACKET(cmd, sub_cmd, n) ((((cmd) & 0xF) << 28) |    \
981                                     (((sub_cmd) & 0xFF) << 20) |\
982                                     (((n) & 0xFFFFF) << 0))
983 #define GET_DMA_CMD(h) (((h) & 0xf0000000) >> 28)
984 #define GET_DMA_COUNT(h) ((h) & 0x000fffff)
985 #define GET_DMA_SUB_CMD(h) (((h) & 0x0ff00000) >> 20)
986
987 /* async DMA Packet types */
988 #define DMA_PACKET_WRITE                        0x2
989 #define DMA_PACKET_COPY                         0x3
990 #define DMA_PACKET_INDIRECT_BUFFER              0x4
991 #define DMA_PACKET_SEMAPHORE                    0x5
992 #define DMA_PACKET_FENCE                        0x6
993 #define DMA_PACKET_TRAP                         0x7
994 #define DMA_PACKET_SRBM_WRITE                   0x9
995 #define DMA_PACKET_CONSTANT_FILL                0xd
996 #define DMA_PACKET_NOP                          0xf
997
998 /* PCIE link stuff */
999 #define PCIE_LC_TRAINING_CNTL                             0xa1 /* PCIE_P */
1000 #define PCIE_LC_LINK_WIDTH_CNTL                           0xa2 /* PCIE_P */
1001 #       define LC_LINK_WIDTH_SHIFT                        0
1002 #       define LC_LINK_WIDTH_MASK                         0x7
1003 #       define LC_LINK_WIDTH_X0                           0
1004 #       define LC_LINK_WIDTH_X1                           1
1005 #       define LC_LINK_WIDTH_X2                           2
1006 #       define LC_LINK_WIDTH_X4                           3
1007 #       define LC_LINK_WIDTH_X8                           4
1008 #       define LC_LINK_WIDTH_X16                          6
1009 #       define LC_LINK_WIDTH_RD_SHIFT                     4
1010 #       define LC_LINK_WIDTH_RD_MASK                      0x70
1011 #       define LC_RECONFIG_ARC_MISSING_ESCAPE             (1 << 7)
1012 #       define LC_RECONFIG_NOW                            (1 << 8)
1013 #       define LC_RENEGOTIATION_SUPPORT                   (1 << 9)
1014 #       define LC_RENEGOTIATE_EN                          (1 << 10)
1015 #       define LC_SHORT_RECONFIG_EN                       (1 << 11)
1016 #       define LC_UPCONFIGURE_SUPPORT                     (1 << 12)
1017 #       define LC_UPCONFIGURE_DIS                         (1 << 13)
1018 #define PCIE_LC_SPEED_CNTL                                0xa4 /* PCIE_P */
1019 #       define LC_GEN2_EN_STRAP                           (1 << 0)
1020 #       define LC_TARGET_LINK_SPEED_OVERRIDE_EN           (1 << 1)
1021 #       define LC_FORCE_EN_HW_SPEED_CHANGE                (1 << 5)
1022 #       define LC_FORCE_DIS_HW_SPEED_CHANGE               (1 << 6)
1023 #       define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK      (0x3 << 8)
1024 #       define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT     3
1025 #       define LC_CURRENT_DATA_RATE                       (1 << 11)
1026 #       define LC_VOLTAGE_TIMER_SEL_MASK                  (0xf << 14)
1027 #       define LC_CLR_FAILED_SPD_CHANGE_CNT               (1 << 21)
1028 #       define LC_OTHER_SIDE_EVER_SENT_GEN2               (1 << 23)
1029 #       define LC_OTHER_SIDE_SUPPORTS_GEN2                (1 << 24)
1030 #define MM_CFGREGS_CNTL                                   0x544c
1031 #       define MM_WR_TO_CFG_EN                            (1 << 3)
1032 #define LINK_CNTL2                                        0x88 /* F0 */
1033 #       define TARGET_LINK_SPEED_MASK                     (0xf << 0)
1034 #       define SELECTABLE_DEEMPHASIS                      (1 << 6)
1035
1036
1037 /*
1038  * UVD
1039  */
1040 #define UVD_UDEC_ADDR_CONFIG                            0xef4c
1041 #define UVD_UDEC_DB_ADDR_CONFIG                         0xef50
1042 #define UVD_UDEC_DBW_ADDR_CONFIG                        0xef54
1043 #define UVD_RBC_RB_RPTR                                 0xf690
1044 #define UVD_RBC_RB_WPTR                                 0xf694
1045
1046 /*
1047  * PM4
1048  */
1049 #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) |                  \
1050                          (((reg) >> 2) & 0xFFFF) |                      \
1051                          ((n) & 0x3FFF) << 16)
1052 #define CP_PACKET2                      0x80000000
1053 #define         PACKET2_PAD_SHIFT               0
1054 #define         PACKET2_PAD_MASK                (0x3fffffff << 0)
1055
1056 #define PACKET2(v)      (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
1057
1058 #define PACKET3(op, n)  ((RADEON_PACKET_TYPE3 << 30) |                  \
1059                          (((op) & 0xFF) << 8) |                         \
1060                          ((n) & 0x3FFF) << 16)
1061
1062 /* Packet 3 types */
1063 #define PACKET3_NOP                                     0x10
1064 #define PACKET3_SET_BASE                                0x11
1065 #define PACKET3_CLEAR_STATE                             0x12
1066 #define PACKET3_INDEX_BUFFER_SIZE                       0x13
1067 #define PACKET3_DISPATCH_DIRECT                         0x15
1068 #define PACKET3_DISPATCH_INDIRECT                       0x16
1069 #define PACKET3_INDIRECT_BUFFER_END                     0x17
1070 #define PACKET3_MODE_CONTROL                            0x18
1071 #define PACKET3_SET_PREDICATION                         0x20
1072 #define PACKET3_REG_RMW                                 0x21
1073 #define PACKET3_COND_EXEC                               0x22
1074 #define PACKET3_PRED_EXEC                               0x23
1075 #define PACKET3_DRAW_INDIRECT                           0x24
1076 #define PACKET3_DRAW_INDEX_INDIRECT                     0x25
1077 #define PACKET3_INDEX_BASE                              0x26
1078 #define PACKET3_DRAW_INDEX_2                            0x27
1079 #define PACKET3_CONTEXT_CONTROL                         0x28
1080 #define PACKET3_DRAW_INDEX_OFFSET                       0x29
1081 #define PACKET3_INDEX_TYPE                              0x2A
1082 #define PACKET3_DRAW_INDEX                              0x2B
1083 #define PACKET3_DRAW_INDEX_AUTO                         0x2D
1084 #define PACKET3_DRAW_INDEX_IMMD                         0x2E
1085 #define PACKET3_NUM_INSTANCES                           0x2F
1086 #define PACKET3_DRAW_INDEX_MULTI_AUTO                   0x30
1087 #define PACKET3_STRMOUT_BUFFER_UPDATE                   0x34
1088 #define PACKET3_DRAW_INDEX_OFFSET_2                     0x35
1089 #define PACKET3_DRAW_INDEX_MULTI_ELEMENT                0x36
1090 #define PACKET3_MEM_SEMAPHORE                           0x39
1091 #define PACKET3_MPEG_INDEX                              0x3A
1092 #define PACKET3_COPY_DW                                 0x3B
1093 #define PACKET3_WAIT_REG_MEM                            0x3C
1094 #define PACKET3_MEM_WRITE                               0x3D
1095 #define PACKET3_INDIRECT_BUFFER                         0x32
1096 #define PACKET3_CP_DMA                                  0x41
1097 /* 1. header
1098  * 2. SRC_ADDR_LO or DATA [31:0]
1099  * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] |
1100  *    SRC_ADDR_HI [7:0]
1101  * 4. DST_ADDR_LO [31:0]
1102  * 5. DST_ADDR_HI [7:0]
1103  * 6. COMMAND [29:22] | BYTE_COUNT [20:0]
1104  */
1105 #              define PACKET3_CP_DMA_DST_SEL(x)    ((x) << 20)
1106                 /* 0 - SRC_ADDR
1107                  * 1 - GDS
1108                  */
1109 #              define PACKET3_CP_DMA_ENGINE(x)     ((x) << 27)
1110                 /* 0 - ME
1111                  * 1 - PFP
1112                  */
1113 #              define PACKET3_CP_DMA_SRC_SEL(x)    ((x) << 29)
1114                 /* 0 - SRC_ADDR
1115                  * 1 - GDS
1116                  * 2 - DATA
1117                  */
1118 #              define PACKET3_CP_DMA_CP_SYNC       (1 << 31)
1119 /* COMMAND */
1120 #              define PACKET3_CP_DMA_DIS_WC        (1 << 21)
1121 #              define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 23)
1122                 /* 0 - none
1123                  * 1 - 8 in 16
1124                  * 2 - 8 in 32
1125                  * 3 - 8 in 64
1126                  */
1127 #              define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24)
1128                 /* 0 - none
1129                  * 1 - 8 in 16
1130                  * 2 - 8 in 32
1131                  * 3 - 8 in 64
1132                  */
1133 #              define PACKET3_CP_DMA_CMD_SAS       (1 << 26)
1134                 /* 0 - memory
1135                  * 1 - register
1136                  */
1137 #              define PACKET3_CP_DMA_CMD_DAS       (1 << 27)
1138                 /* 0 - memory
1139                  * 1 - register
1140                  */
1141 #              define PACKET3_CP_DMA_CMD_SAIC      (1 << 28)
1142 #              define PACKET3_CP_DMA_CMD_DAIC      (1 << 29)
1143 #define PACKET3_SURFACE_SYNC                            0x43
1144 #              define PACKET3_CB0_DEST_BASE_ENA    (1 << 6)
1145 #              define PACKET3_CB1_DEST_BASE_ENA    (1 << 7)
1146 #              define PACKET3_CB2_DEST_BASE_ENA    (1 << 8)
1147 #              define PACKET3_CB3_DEST_BASE_ENA    (1 << 9)
1148 #              define PACKET3_CB4_DEST_BASE_ENA    (1 << 10)
1149 #              define PACKET3_CB5_DEST_BASE_ENA    (1 << 11)
1150 #              define PACKET3_CB6_DEST_BASE_ENA    (1 << 12)
1151 #              define PACKET3_CB7_DEST_BASE_ENA    (1 << 13)
1152 #              define PACKET3_DB_DEST_BASE_ENA     (1 << 14)
1153 #              define PACKET3_CB8_DEST_BASE_ENA    (1 << 15)
1154 #              define PACKET3_CB9_DEST_BASE_ENA    (1 << 16)
1155 #              define PACKET3_CB10_DEST_BASE_ENA   (1 << 17)
1156 #              define PACKET3_CB11_DEST_BASE_ENA   (1 << 18)
1157 #              define PACKET3_FULL_CACHE_ENA       (1 << 20)
1158 #              define PACKET3_TC_ACTION_ENA        (1 << 23)
1159 #              define PACKET3_VC_ACTION_ENA        (1 << 24)
1160 #              define PACKET3_CB_ACTION_ENA        (1 << 25)
1161 #              define PACKET3_DB_ACTION_ENA        (1 << 26)
1162 #              define PACKET3_SH_ACTION_ENA        (1 << 27)
1163 #              define PACKET3_SX_ACTION_ENA        (1 << 28)
1164 #define PACKET3_ME_INITIALIZE                           0x44
1165 #define         PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
1166 #define PACKET3_COND_WRITE                              0x45
1167 #define PACKET3_EVENT_WRITE                             0x46
1168 #define PACKET3_EVENT_WRITE_EOP                         0x47
1169 #define PACKET3_EVENT_WRITE_EOS                         0x48
1170 #define PACKET3_PREAMBLE_CNTL                           0x4A
1171 #              define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE     (2 << 28)
1172 #              define PACKET3_PREAMBLE_END_CLEAR_STATE       (3 << 28)
1173 #define PACKET3_RB_OFFSET                               0x4B
1174 #define PACKET3_ALU_PS_CONST_BUFFER_COPY                0x4C
1175 #define PACKET3_ALU_VS_CONST_BUFFER_COPY                0x4D
1176 #define PACKET3_ALU_PS_CONST_UPDATE                     0x4E
1177 #define PACKET3_ALU_VS_CONST_UPDATE                     0x4F
1178 #define PACKET3_ONE_REG_WRITE                           0x57
1179 #define PACKET3_SET_CONFIG_REG                          0x68
1180 #define         PACKET3_SET_CONFIG_REG_START                    0x00008000
1181 #define         PACKET3_SET_CONFIG_REG_END                      0x0000ac00
1182 #define PACKET3_SET_CONTEXT_REG                         0x69
1183 #define         PACKET3_SET_CONTEXT_REG_START                   0x00028000
1184 #define         PACKET3_SET_CONTEXT_REG_END                     0x00029000
1185 #define PACKET3_SET_ALU_CONST                           0x6A
1186 /* alu const buffers only; no reg file */
1187 #define PACKET3_SET_BOOL_CONST                          0x6B
1188 #define         PACKET3_SET_BOOL_CONST_START                    0x0003a500
1189 #define         PACKET3_SET_BOOL_CONST_END                      0x0003a518
1190 #define PACKET3_SET_LOOP_CONST                          0x6C
1191 #define         PACKET3_SET_LOOP_CONST_START                    0x0003a200
1192 #define         PACKET3_SET_LOOP_CONST_END                      0x0003a500
1193 #define PACKET3_SET_RESOURCE                            0x6D
1194 #define         PACKET3_SET_RESOURCE_START                      0x00030000
1195 #define         PACKET3_SET_RESOURCE_END                        0x00038000
1196 #define PACKET3_SET_SAMPLER                             0x6E
1197 #define         PACKET3_SET_SAMPLER_START                       0x0003c000
1198 #define         PACKET3_SET_SAMPLER_END                         0x0003c600
1199 #define PACKET3_SET_CTL_CONST                           0x6F
1200 #define         PACKET3_SET_CTL_CONST_START                     0x0003cff0
1201 #define         PACKET3_SET_CTL_CONST_END                       0x0003ff0c
1202 #define PACKET3_SET_RESOURCE_OFFSET                     0x70
1203 #define PACKET3_SET_ALU_CONST_VS                        0x71
1204 #define PACKET3_SET_ALU_CONST_DI                        0x72
1205 #define PACKET3_SET_CONTEXT_REG_INDIRECT                0x73
1206 #define PACKET3_SET_RESOURCE_INDIRECT                   0x74
1207 #define PACKET3_SET_APPEND_CNT                          0x75
1208
1209 #define SQ_RESOURCE_CONSTANT_WORD7_0                            0x3001c
1210 #define         S__SQ_CONSTANT_TYPE(x)                  (((x) & 3) << 30)
1211 #define         G__SQ_CONSTANT_TYPE(x)                  (((x) >> 30) & 3)
1212 #define                 SQ_TEX_VTX_INVALID_TEXTURE                      0x0
1213 #define                 SQ_TEX_VTX_INVALID_BUFFER                       0x1
1214 #define                 SQ_TEX_VTX_VALID_TEXTURE                        0x2
1215 #define                 SQ_TEX_VTX_VALID_BUFFER                         0x3
1216
1217 #define VGT_VTX_VECT_EJECT_REG                          0x88b0
1218
1219 #define SQ_CONST_MEM_BASE                               0x8df8
1220
1221 #define SQ_ESGS_RING_BASE                               0x8c40
1222 #define SQ_ESGS_RING_SIZE                               0x8c44
1223 #define SQ_GSVS_RING_BASE                               0x8c48
1224 #define SQ_GSVS_RING_SIZE                               0x8c4c
1225 #define SQ_ESTMP_RING_BASE                              0x8c50
1226 #define SQ_ESTMP_RING_SIZE                              0x8c54
1227 #define SQ_GSTMP_RING_BASE                              0x8c58
1228 #define SQ_GSTMP_RING_SIZE                              0x8c5c
1229 #define SQ_VSTMP_RING_BASE                              0x8c60
1230 #define SQ_VSTMP_RING_SIZE                              0x8c64
1231 #define SQ_PSTMP_RING_BASE                              0x8c68
1232 #define SQ_PSTMP_RING_SIZE                              0x8c6c
1233 #define SQ_LSTMP_RING_BASE                              0x8e10
1234 #define SQ_LSTMP_RING_SIZE                              0x8e14
1235 #define SQ_HSTMP_RING_BASE                              0x8e18
1236 #define SQ_HSTMP_RING_SIZE                              0x8e1c
1237 #define VGT_TF_RING_SIZE                                0x8988
1238
1239 #define SQ_ESGS_RING_ITEMSIZE                           0x28900
1240 #define SQ_GSVS_RING_ITEMSIZE                           0x28904
1241 #define SQ_ESTMP_RING_ITEMSIZE                          0x28908
1242 #define SQ_GSTMP_RING_ITEMSIZE                          0x2890c
1243 #define SQ_VSTMP_RING_ITEMSIZE                          0x28910
1244 #define SQ_PSTMP_RING_ITEMSIZE                          0x28914
1245 #define SQ_LSTMP_RING_ITEMSIZE                          0x28830
1246 #define SQ_HSTMP_RING_ITEMSIZE                          0x28834
1247
1248 #define SQ_GS_VERT_ITEMSIZE                             0x2891c
1249 #define SQ_GS_VERT_ITEMSIZE_1                           0x28920
1250 #define SQ_GS_VERT_ITEMSIZE_2                           0x28924
1251 #define SQ_GS_VERT_ITEMSIZE_3                           0x28928
1252 #define SQ_GSVS_RING_OFFSET_1                           0x2892c
1253 #define SQ_GSVS_RING_OFFSET_2                           0x28930
1254 #define SQ_GSVS_RING_OFFSET_3                           0x28934
1255
1256 #define SQ_ALU_CONST_BUFFER_SIZE_PS_0                   0x28140
1257 #define SQ_ALU_CONST_BUFFER_SIZE_HS_0                   0x28f80
1258
1259 #define SQ_ALU_CONST_CACHE_PS_0                         0x28940
1260 #define SQ_ALU_CONST_CACHE_PS_1                         0x28944
1261 #define SQ_ALU_CONST_CACHE_PS_2                         0x28948
1262 #define SQ_ALU_CONST_CACHE_PS_3                         0x2894c
1263 #define SQ_ALU_CONST_CACHE_PS_4                         0x28950
1264 #define SQ_ALU_CONST_CACHE_PS_5                         0x28954
1265 #define SQ_ALU_CONST_CACHE_PS_6                         0x28958
1266 #define SQ_ALU_CONST_CACHE_PS_7                         0x2895c
1267 #define SQ_ALU_CONST_CACHE_PS_8                         0x28960
1268 #define SQ_ALU_CONST_CACHE_PS_9                         0x28964
1269 #define SQ_ALU_CONST_CACHE_PS_10                        0x28968
1270 #define SQ_ALU_CONST_CACHE_PS_11                        0x2896c
1271 #define SQ_ALU_CONST_CACHE_PS_12                        0x28970
1272 #define SQ_ALU_CONST_CACHE_PS_13                        0x28974
1273 #define SQ_ALU_CONST_CACHE_PS_14                        0x28978
1274 #define SQ_ALU_CONST_CACHE_PS_15                        0x2897c
1275 #define SQ_ALU_CONST_CACHE_VS_0                         0x28980
1276 #define SQ_ALU_CONST_CACHE_VS_1                         0x28984
1277 #define SQ_ALU_CONST_CACHE_VS_2                         0x28988
1278 #define SQ_ALU_CONST_CACHE_VS_3                         0x2898c
1279 #define SQ_ALU_CONST_CACHE_VS_4                         0x28990
1280 #define SQ_ALU_CONST_CACHE_VS_5                         0x28994
1281 #define SQ_ALU_CONST_CACHE_VS_6                         0x28998
1282 #define SQ_ALU_CONST_CACHE_VS_7                         0x2899c
1283 #define SQ_ALU_CONST_CACHE_VS_8                         0x289a0
1284 #define SQ_ALU_CONST_CACHE_VS_9                         0x289a4
1285 #define SQ_ALU_CONST_CACHE_VS_10                        0x289a8
1286 #define SQ_ALU_CONST_CACHE_VS_11                        0x289ac
1287 #define SQ_ALU_CONST_CACHE_VS_12                        0x289b0
1288 #define SQ_ALU_CONST_CACHE_VS_13                        0x289b4
1289 #define SQ_ALU_CONST_CACHE_VS_14                        0x289b8
1290 #define SQ_ALU_CONST_CACHE_VS_15                        0x289bc
1291 #define SQ_ALU_CONST_CACHE_GS_0                         0x289c0
1292 #define SQ_ALU_CONST_CACHE_GS_1                         0x289c4
1293 #define SQ_ALU_CONST_CACHE_GS_2                         0x289c8
1294 #define SQ_ALU_CONST_CACHE_GS_3                         0x289cc
1295 #define SQ_ALU_CONST_CACHE_GS_4                         0x289d0
1296 #define SQ_ALU_CONST_CACHE_GS_5                         0x289d4
1297 #define SQ_ALU_CONST_CACHE_GS_6                         0x289d8
1298 #define SQ_ALU_CONST_CACHE_GS_7                         0x289dc
1299 #define SQ_ALU_CONST_CACHE_GS_8                         0x289e0
1300 #define SQ_ALU_CONST_CACHE_GS_9                         0x289e4
1301 #define SQ_ALU_CONST_CACHE_GS_10                        0x289e8
1302 #define SQ_ALU_CONST_CACHE_GS_11                        0x289ec
1303 #define SQ_ALU_CONST_CACHE_GS_12                        0x289f0
1304 #define SQ_ALU_CONST_CACHE_GS_13                        0x289f4
1305 #define SQ_ALU_CONST_CACHE_GS_14                        0x289f8
1306 #define SQ_ALU_CONST_CACHE_GS_15                        0x289fc
1307 #define SQ_ALU_CONST_CACHE_HS_0                         0x28f00
1308 #define SQ_ALU_CONST_CACHE_HS_1                         0x28f04
1309 #define SQ_ALU_CONST_CACHE_HS_2                         0x28f08
1310 #define SQ_ALU_CONST_CACHE_HS_3                         0x28f0c
1311 #define SQ_ALU_CONST_CACHE_HS_4                         0x28f10
1312 #define SQ_ALU_CONST_CACHE_HS_5                         0x28f14
1313 #define SQ_ALU_CONST_CACHE_HS_6                         0x28f18
1314 #define SQ_ALU_CONST_CACHE_HS_7                         0x28f1c
1315 #define SQ_ALU_CONST_CACHE_HS_8                         0x28f20
1316 #define SQ_ALU_CONST_CACHE_HS_9                         0x28f24
1317 #define SQ_ALU_CONST_CACHE_HS_10                        0x28f28
1318 #define SQ_ALU_CONST_CACHE_HS_11                        0x28f2c
1319 #define SQ_ALU_CONST_CACHE_HS_12                        0x28f30
1320 #define SQ_ALU_CONST_CACHE_HS_13                        0x28f34
1321 #define SQ_ALU_CONST_CACHE_HS_14                        0x28f38
1322 #define SQ_ALU_CONST_CACHE_HS_15                        0x28f3c
1323 #define SQ_ALU_CONST_CACHE_LS_0                         0x28f40
1324 #define SQ_ALU_CONST_CACHE_LS_1                         0x28f44
1325 #define SQ_ALU_CONST_CACHE_LS_2                         0x28f48
1326 #define SQ_ALU_CONST_CACHE_LS_3                         0x28f4c
1327 #define SQ_ALU_CONST_CACHE_LS_4                         0x28f50
1328 #define SQ_ALU_CONST_CACHE_LS_5                         0x28f54
1329 #define SQ_ALU_CONST_CACHE_LS_6                         0x28f58
1330 #define SQ_ALU_CONST_CACHE_LS_7                         0x28f5c
1331 #define SQ_ALU_CONST_CACHE_LS_8                         0x28f60
1332 #define SQ_ALU_CONST_CACHE_LS_9                         0x28f64
1333 #define SQ_ALU_CONST_CACHE_LS_10                        0x28f68
1334 #define SQ_ALU_CONST_CACHE_LS_11                        0x28f6c
1335 #define SQ_ALU_CONST_CACHE_LS_12                        0x28f70
1336 #define SQ_ALU_CONST_CACHE_LS_13                        0x28f74
1337 #define SQ_ALU_CONST_CACHE_LS_14                        0x28f78
1338 #define SQ_ALU_CONST_CACHE_LS_15                        0x28f7c
1339
1340 #define PA_SC_SCREEN_SCISSOR_TL                         0x28030
1341 #define PA_SC_GENERIC_SCISSOR_TL                        0x28240
1342 #define PA_SC_WINDOW_SCISSOR_TL                         0x28204
1343
1344 #define VGT_PRIMITIVE_TYPE                              0x8958
1345 #define VGT_INDEX_TYPE                                  0x895C
1346
1347 #define VGT_NUM_INDICES                                 0x8970
1348
1349 #define VGT_COMPUTE_DIM_X                               0x8990
1350 #define VGT_COMPUTE_DIM_Y                               0x8994
1351 #define VGT_COMPUTE_DIM_Z                               0x8998
1352 #define VGT_COMPUTE_START_X                             0x899C
1353 #define VGT_COMPUTE_START_Y                             0x89A0
1354 #define VGT_COMPUTE_START_Z                             0x89A4
1355 #define VGT_COMPUTE_INDEX                               0x89A8
1356 #define VGT_COMPUTE_THREAD_GROUP_SIZE                   0x89AC
1357 #define VGT_HS_OFFCHIP_PARAM                            0x89B0
1358
1359 #define DB_DEBUG                                        0x9830
1360 #define DB_DEBUG2                                       0x9834
1361 #define DB_DEBUG3                                       0x9838
1362 #define DB_DEBUG4                                       0x983C
1363 #define DB_WATERMARKS                                   0x9854
1364 #define DB_DEPTH_CONTROL                                0x28800
1365 #define R_028800_DB_DEPTH_CONTROL                    0x028800
1366 #define   S_028800_STENCIL_ENABLE(x)                   (((x) & 0x1) << 0)
1367 #define   G_028800_STENCIL_ENABLE(x)                   (((x) >> 0) & 0x1)
1368 #define   C_028800_STENCIL_ENABLE                      0xFFFFFFFE
1369 #define   S_028800_Z_ENABLE(x)                         (((x) & 0x1) << 1)
1370 #define   G_028800_Z_ENABLE(x)                         (((x) >> 1) & 0x1)
1371 #define   C_028800_Z_ENABLE                            0xFFFFFFFD
1372 #define   S_028800_Z_WRITE_ENABLE(x)                   (((x) & 0x1) << 2)
1373 #define   G_028800_Z_WRITE_ENABLE(x)                   (((x) >> 2) & 0x1)
1374 #define   C_028800_Z_WRITE_ENABLE                      0xFFFFFFFB
1375 #define   S_028800_ZFUNC(x)                            (((x) & 0x7) << 4)
1376 #define   G_028800_ZFUNC(x)                            (((x) >> 4) & 0x7)
1377 #define   C_028800_ZFUNC                               0xFFFFFF8F
1378 #define   S_028800_BACKFACE_ENABLE(x)                  (((x) & 0x1) << 7)
1379 #define   G_028800_BACKFACE_ENABLE(x)                  (((x) >> 7) & 0x1)
1380 #define   C_028800_BACKFACE_ENABLE                     0xFFFFFF7F
1381 #define   S_028800_STENCILFUNC(x)                      (((x) & 0x7) << 8)
1382 #define   G_028800_STENCILFUNC(x)                      (((x) >> 8) & 0x7)
1383 #define   C_028800_STENCILFUNC                         0xFFFFF8FF
1384 #define     V_028800_STENCILFUNC_NEVER                 0x00000000
1385 #define     V_028800_STENCILFUNC_LESS                  0x00000001
1386 #define     V_028800_STENCILFUNC_EQUAL                 0x00000002
1387 #define     V_028800_STENCILFUNC_LEQUAL                0x00000003
1388 #define     V_028800_STENCILFUNC_GREATER               0x00000004
1389 #define     V_028800_STENCILFUNC_NOTEQUAL              0x00000005
1390 #define     V_028800_STENCILFUNC_GEQUAL                0x00000006
1391 #define     V_028800_STENCILFUNC_ALWAYS                0x00000007
1392 #define   S_028800_STENCILFAIL(x)                      (((x) & 0x7) << 11)
1393 #define   G_028800_STENCILFAIL(x)                      (((x) >> 11) & 0x7)
1394 #define   C_028800_STENCILFAIL                         0xFFFFC7FF
1395 #define     V_028800_STENCIL_KEEP                      0x00000000
1396 #define     V_028800_STENCIL_ZERO                      0x00000001
1397 #define     V_028800_STENCIL_REPLACE                   0x00000002
1398 #define     V_028800_STENCIL_INCR                      0x00000003
1399 #define     V_028800_STENCIL_DECR                      0x00000004
1400 #define     V_028800_STENCIL_INVERT                    0x00000005
1401 #define     V_028800_STENCIL_INCR_WRAP                 0x00000006
1402 #define     V_028800_STENCIL_DECR_WRAP                 0x00000007
1403 #define   S_028800_STENCILZPASS(x)                     (((x) & 0x7) << 14)
1404 #define   G_028800_STENCILZPASS(x)                     (((x) >> 14) & 0x7)
1405 #define   C_028800_STENCILZPASS                        0xFFFE3FFF
1406 #define   S_028800_STENCILZFAIL(x)                     (((x) & 0x7) << 17)
1407 #define   G_028800_STENCILZFAIL(x)                     (((x) >> 17) & 0x7)
1408 #define   C_028800_STENCILZFAIL                        0xFFF1FFFF
1409 #define   S_028800_STENCILFUNC_BF(x)                   (((x) & 0x7) << 20)
1410 #define   G_028800_STENCILFUNC_BF(x)                   (((x) >> 20) & 0x7)
1411 #define   C_028800_STENCILFUNC_BF                      0xFF8FFFFF
1412 #define   S_028800_STENCILFAIL_BF(x)                   (((x) & 0x7) << 23)
1413 #define   G_028800_STENCILFAIL_BF(x)                   (((x) >> 23) & 0x7)
1414 #define   C_028800_STENCILFAIL_BF                      0xFC7FFFFF
1415 #define   S_028800_STENCILZPASS_BF(x)                  (((x) & 0x7) << 26)
1416 #define   G_028800_STENCILZPASS_BF(x)                  (((x) >> 26) & 0x7)
1417 #define   C_028800_STENCILZPASS_BF                     0xE3FFFFFF
1418 #define   S_028800_STENCILZFAIL_BF(x)                  (((x) & 0x7) << 29)
1419 #define   G_028800_STENCILZFAIL_BF(x)                  (((x) >> 29) & 0x7)
1420 #define   C_028800_STENCILZFAIL_BF                     0x1FFFFFFF
1421 #define DB_DEPTH_VIEW                                   0x28008
1422 #define R_028008_DB_DEPTH_VIEW                       0x00028008
1423 #define   S_028008_SLICE_START(x)                      (((x) & 0x7FF) << 0)
1424 #define   G_028008_SLICE_START(x)                      (((x) >> 0) & 0x7FF)
1425 #define   C_028008_SLICE_START                         0xFFFFF800
1426 #define   S_028008_SLICE_MAX(x)                        (((x) & 0x7FF) << 13)
1427 #define   G_028008_SLICE_MAX(x)                        (((x) >> 13) & 0x7FF)
1428 #define   C_028008_SLICE_MAX                           0xFF001FFF
1429 #define DB_HTILE_DATA_BASE                              0x28014
1430 #define DB_HTILE_SURFACE                                0x28abc
1431 #define   S_028ABC_HTILE_WIDTH(x)                      (((x) & 0x1) << 0)
1432 #define   G_028ABC_HTILE_WIDTH(x)                      (((x) >> 0) & 0x1)
1433 #define   C_028ABC_HTILE_WIDTH                         0xFFFFFFFE
1434 #define   S_028ABC_HTILE_HEIGHT(x)                      (((x) & 0x1) << 1)
1435 #define   G_028ABC_HTILE_HEIGHT(x)                      (((x) >> 1) & 0x1)
1436 #define   C_028ABC_HTILE_HEIGHT                         0xFFFFFFFD
1437 #define   G_028ABC_LINEAR(x)                           (((x) >> 2) & 0x1)
1438 #define DB_Z_INFO                                       0x28040
1439 #       define Z_ARRAY_MODE(x)                          ((x) << 4)
1440 #       define DB_TILE_SPLIT(x)                         (((x) & 0x7) << 8)
1441 #       define DB_NUM_BANKS(x)                          (((x) & 0x3) << 12)
1442 #       define DB_BANK_WIDTH(x)                         (((x) & 0x3) << 16)
1443 #       define DB_BANK_HEIGHT(x)                        (((x) & 0x3) << 20)
1444 #       define DB_MACRO_TILE_ASPECT(x)                  (((x) & 0x3) << 24)
1445 #define R_028040_DB_Z_INFO                       0x028040
1446 #define   S_028040_FORMAT(x)                           (((x) & 0x3) << 0)
1447 #define   G_028040_FORMAT(x)                           (((x) >> 0) & 0x3)
1448 #define   C_028040_FORMAT                              0xFFFFFFFC
1449 #define     V_028040_Z_INVALID                     0x00000000
1450 #define     V_028040_Z_16                          0x00000001
1451 #define     V_028040_Z_24                          0x00000002
1452 #define     V_028040_Z_32_FLOAT                    0x00000003
1453 #define   S_028040_ARRAY_MODE(x)                       (((x) & 0xF) << 4)
1454 #define   G_028040_ARRAY_MODE(x)                       (((x) >> 4) & 0xF)
1455 #define   C_028040_ARRAY_MODE                          0xFFFFFF0F
1456 #define   S_028040_READ_SIZE(x)                        (((x) & 0x1) << 28)
1457 #define   G_028040_READ_SIZE(x)                        (((x) >> 28) & 0x1)
1458 #define   C_028040_READ_SIZE                           0xEFFFFFFF
1459 #define   S_028040_TILE_SURFACE_ENABLE(x)              (((x) & 0x1) << 29)
1460 #define   G_028040_TILE_SURFACE_ENABLE(x)              (((x) >> 29) & 0x1)
1461 #define   C_028040_TILE_SURFACE_ENABLE                 0xDFFFFFFF
1462 #define   S_028040_ZRANGE_PRECISION(x)                 (((x) & 0x1) << 31)
1463 #define   G_028040_ZRANGE_PRECISION(x)                 (((x) >> 31) & 0x1)
1464 #define   C_028040_ZRANGE_PRECISION                    0x7FFFFFFF
1465 #define   S_028040_TILE_SPLIT(x)                       (((x) & 0x7) << 8)
1466 #define   G_028040_TILE_SPLIT(x)                       (((x) >> 8) & 0x7)
1467 #define   S_028040_NUM_BANKS(x)                        (((x) & 0x3) << 12)
1468 #define   G_028040_NUM_BANKS(x)                        (((x) >> 12) & 0x3)
1469 #define   S_028040_BANK_WIDTH(x)                       (((x) & 0x3) << 16)
1470 #define   G_028040_BANK_WIDTH(x)                       (((x) >> 16) & 0x3)
1471 #define   S_028040_BANK_HEIGHT(x)                      (((x) & 0x3) << 20)
1472 #define   G_028040_BANK_HEIGHT(x)                      (((x) >> 20) & 0x3)
1473 #define   S_028040_MACRO_TILE_ASPECT(x)                (((x) & 0x3) << 24)
1474 #define   G_028040_MACRO_TILE_ASPECT(x)                (((x) >> 24) & 0x3)
1475 #define DB_STENCIL_INFO                                 0x28044
1476 #define R_028044_DB_STENCIL_INFO                     0x028044
1477 #define   S_028044_FORMAT(x)                           (((x) & 0x1) << 0)
1478 #define   G_028044_FORMAT(x)                           (((x) >> 0) & 0x1)
1479 #define   C_028044_FORMAT                              0xFFFFFFFE
1480 #define     V_028044_STENCIL_INVALID                    0
1481 #define     V_028044_STENCIL_8                          1
1482 #define   G_028044_TILE_SPLIT(x)                       (((x) >> 8) & 0x7)
1483 #define DB_Z_READ_BASE                                  0x28048
1484 #define DB_STENCIL_READ_BASE                            0x2804c
1485 #define DB_Z_WRITE_BASE                                 0x28050
1486 #define DB_STENCIL_WRITE_BASE                           0x28054
1487 #define DB_DEPTH_SIZE                                   0x28058
1488 #define R_028058_DB_DEPTH_SIZE                       0x028058
1489 #define   S_028058_PITCH_TILE_MAX(x)                   (((x) & 0x7FF) << 0)
1490 #define   G_028058_PITCH_TILE_MAX(x)                   (((x) >> 0) & 0x7FF)
1491 #define   C_028058_PITCH_TILE_MAX                      0xFFFFF800
1492 #define   S_028058_HEIGHT_TILE_MAX(x)                   (((x) & 0x7FF) << 11)
1493 #define   G_028058_HEIGHT_TILE_MAX(x)                   (((x) >> 11) & 0x7FF)
1494 #define   C_028058_HEIGHT_TILE_MAX                      0xFFC007FF
1495 #define R_02805C_DB_DEPTH_SLICE                      0x02805C
1496 #define   S_02805C_SLICE_TILE_MAX(x)                   (((x) & 0x3FFFFF) << 0)
1497 #define   G_02805C_SLICE_TILE_MAX(x)                   (((x) >> 0) & 0x3FFFFF)
1498 #define   C_02805C_SLICE_TILE_MAX                      0xFFC00000
1499
1500 #define SQ_PGM_START_PS                                 0x28840
1501 #define SQ_PGM_START_VS                                 0x2885c
1502 #define SQ_PGM_START_GS                                 0x28874
1503 #define SQ_PGM_START_ES                                 0x2888c
1504 #define SQ_PGM_START_FS                                 0x288a4
1505 #define SQ_PGM_START_HS                                 0x288b8
1506 #define SQ_PGM_START_LS                                 0x288d0
1507
1508 #define VGT_STRMOUT_BUFFER_BASE_0                       0x28AD8
1509 #define VGT_STRMOUT_BUFFER_BASE_1                       0x28AE8
1510 #define VGT_STRMOUT_BUFFER_BASE_2                       0x28AF8
1511 #define VGT_STRMOUT_BUFFER_BASE_3                       0x28B08
1512 #define VGT_STRMOUT_BUFFER_SIZE_0                       0x28AD0
1513 #define VGT_STRMOUT_BUFFER_SIZE_1                       0x28AE0
1514 #define VGT_STRMOUT_BUFFER_SIZE_2                       0x28AF0
1515 #define VGT_STRMOUT_BUFFER_SIZE_3                       0x28B00
1516 #define VGT_STRMOUT_CONFIG                              0x28b94
1517 #define VGT_STRMOUT_BUFFER_CONFIG                       0x28b98
1518
1519 #define CB_TARGET_MASK                                  0x28238
1520 #define CB_SHADER_MASK                                  0x2823c
1521
1522 #define GDS_ADDR_BASE                                   0x28720
1523
1524 #define CB_IMMED0_BASE                                  0x28b9c
1525 #define CB_IMMED1_BASE                                  0x28ba0
1526 #define CB_IMMED2_BASE                                  0x28ba4
1527 #define CB_IMMED3_BASE                                  0x28ba8
1528 #define CB_IMMED4_BASE                                  0x28bac
1529 #define CB_IMMED5_BASE                                  0x28bb0
1530 #define CB_IMMED6_BASE                                  0x28bb4
1531 #define CB_IMMED7_BASE                                  0x28bb8
1532 #define CB_IMMED8_BASE                                  0x28bbc
1533 #define CB_IMMED9_BASE                                  0x28bc0
1534 #define CB_IMMED10_BASE                                 0x28bc4
1535 #define CB_IMMED11_BASE                                 0x28bc8
1536
1537 /* all 12 CB blocks have these regs */
1538 #define CB_COLOR0_BASE                                  0x28c60
1539 #define CB_COLOR0_PITCH                                 0x28c64
1540 #define CB_COLOR0_SLICE                                 0x28c68
1541 #define CB_COLOR0_VIEW                                  0x28c6c
1542 #define R_028C6C_CB_COLOR0_VIEW                      0x00028C6C
1543 #define   S_028C6C_SLICE_START(x)                      (((x) & 0x7FF) << 0)
1544 #define   G_028C6C_SLICE_START(x)                      (((x) >> 0) & 0x7FF)
1545 #define   C_028C6C_SLICE_START                         0xFFFFF800
1546 #define   S_028C6C_SLICE_MAX(x)                        (((x) & 0x7FF) << 13)
1547 #define   G_028C6C_SLICE_MAX(x)                        (((x) >> 13) & 0x7FF)
1548 #define   C_028C6C_SLICE_MAX                           0xFF001FFF
1549 #define R_028C70_CB_COLOR0_INFO                      0x028C70
1550 #define   S_028C70_ENDIAN(x)                           (((x) & 0x3) << 0)
1551 #define   G_028C70_ENDIAN(x)                           (((x) >> 0) & 0x3)
1552 #define   C_028C70_ENDIAN                              0xFFFFFFFC
1553 #define   S_028C70_FORMAT(x)                           (((x) & 0x3F) << 2)
1554 #define   G_028C70_FORMAT(x)                           (((x) >> 2) & 0x3F)
1555 #define   C_028C70_FORMAT                              0xFFFFFF03
1556 #define     V_028C70_COLOR_INVALID                     0x00000000
1557 #define     V_028C70_COLOR_8                           0x00000001
1558 #define     V_028C70_COLOR_4_4                         0x00000002
1559 #define     V_028C70_COLOR_3_3_2                       0x00000003
1560 #define     V_028C70_COLOR_16                          0x00000005
1561 #define     V_028C70_COLOR_16_FLOAT                    0x00000006
1562 #define     V_028C70_COLOR_8_8                         0x00000007
1563 #define     V_028C70_COLOR_5_6_5                       0x00000008
1564 #define     V_028C70_COLOR_6_5_5                       0x00000009
1565 #define     V_028C70_COLOR_1_5_5_5                     0x0000000A
1566 #define     V_028C70_COLOR_4_4_4_4                     0x0000000B
1567 #define     V_028C70_COLOR_5_5_5_1                     0x0000000C
1568 #define     V_028C70_COLOR_32                          0x0000000D
1569 #define     V_028C70_COLOR_32_FLOAT                    0x0000000E
1570 #define     V_028C70_COLOR_16_16                       0x0000000F
1571 #define     V_028C70_COLOR_16_16_FLOAT                 0x00000010
1572 #define     V_028C70_COLOR_8_24                        0x00000011
1573 #define     V_028C70_COLOR_8_24_FLOAT                  0x00000012
1574 #define     V_028C70_COLOR_24_8                        0x00000013
1575 #define     V_028C70_COLOR_24_8_FLOAT                  0x00000014
1576 #define     V_028C70_COLOR_10_11_11                    0x00000015
1577 #define     V_028C70_COLOR_10_11_11_FLOAT              0x00000016
1578 #define     V_028C70_COLOR_11_11_10                    0x00000017
1579 #define     V_028C70_COLOR_11_11_10_FLOAT              0x00000018
1580 #define     V_028C70_COLOR_2_10_10_10                  0x00000019
1581 #define     V_028C70_COLOR_8_8_8_8                     0x0000001A
1582 #define     V_028C70_COLOR_10_10_10_2                  0x0000001B
1583 #define     V_028C70_COLOR_X24_8_32_FLOAT              0x0000001C
1584 #define     V_028C70_COLOR_32_32                       0x0000001D
1585 #define     V_028C70_COLOR_32_32_FLOAT                 0x0000001E
1586 #define     V_028C70_COLOR_16_16_16_16                 0x0000001F
1587 #define     V_028C70_COLOR_16_16_16_16_FLOAT           0x00000020
1588 #define     V_028C70_COLOR_32_32_32_32                 0x00000022
1589 #define     V_028C70_COLOR_32_32_32_32_FLOAT           0x00000023
1590 #define     V_028C70_COLOR_32_32_32_FLOAT              0x00000030
1591 #define   S_028C70_ARRAY_MODE(x)                       (((x) & 0xF) << 8)
1592 #define   G_028C70_ARRAY_MODE(x)                       (((x) >> 8) & 0xF)
1593 #define   C_028C70_ARRAY_MODE                          0xFFFFF0FF
1594 #define     V_028C70_ARRAY_LINEAR_GENERAL              0x00000000
1595 #define     V_028C70_ARRAY_LINEAR_ALIGNED              0x00000001
1596 #define     V_028C70_ARRAY_1D_TILED_THIN1              0x00000002
1597 #define     V_028C70_ARRAY_2D_TILED_THIN1              0x00000004
1598 #define   S_028C70_NUMBER_TYPE(x)                      (((x) & 0x7) << 12)
1599 #define   G_028C70_NUMBER_TYPE(x)                      (((x) >> 12) & 0x7)
1600 #define   C_028C70_NUMBER_TYPE                         0xFFFF8FFF
1601 #define     V_028C70_NUMBER_UNORM                      0x00000000
1602 #define     V_028C70_NUMBER_SNORM                      0x00000001
1603 #define     V_028C70_NUMBER_USCALED                    0x00000002
1604 #define     V_028C70_NUMBER_SSCALED                    0x00000003
1605 #define     V_028C70_NUMBER_UINT                       0x00000004
1606 #define     V_028C70_NUMBER_SINT                       0x00000005
1607 #define     V_028C70_NUMBER_SRGB                       0x00000006
1608 #define     V_028C70_NUMBER_FLOAT                      0x00000007
1609 #define   S_028C70_COMP_SWAP(x)                        (((x) & 0x3) << 15)
1610 #define   G_028C70_COMP_SWAP(x)                        (((x) >> 15) & 0x3)
1611 #define   C_028C70_COMP_SWAP                           0xFFFE7FFF
1612 #define     V_028C70_SWAP_STD                          0x00000000
1613 #define     V_028C70_SWAP_ALT                          0x00000001
1614 #define     V_028C70_SWAP_STD_REV                      0x00000002
1615 #define     V_028C70_SWAP_ALT_REV                      0x00000003
1616 #define   S_028C70_FAST_CLEAR(x)                       (((x) & 0x1) << 17)
1617 #define   G_028C70_FAST_CLEAR(x)                       (((x) >> 17) & 0x1)
1618 #define   C_028C70_FAST_CLEAR                          0xFFFDFFFF
1619 #define   S_028C70_COMPRESSION(x)                      (((x) & 0x3) << 18)
1620 #define   G_028C70_COMPRESSION(x)                      (((x) >> 18) & 0x3)
1621 #define   C_028C70_COMPRESSION                         0xFFF3FFFF
1622 #define   S_028C70_BLEND_CLAMP(x)                      (((x) & 0x1) << 19)
1623 #define   G_028C70_BLEND_CLAMP(x)                      (((x) >> 19) & 0x1)
1624 #define   C_028C70_BLEND_CLAMP                         0xFFF7FFFF
1625 #define   S_028C70_BLEND_BYPASS(x)                     (((x) & 0x1) << 20)
1626 #define   G_028C70_BLEND_BYPASS(x)                     (((x) >> 20) & 0x1)
1627 #define   C_028C70_BLEND_BYPASS                        0xFFEFFFFF
1628 #define   S_028C70_SIMPLE_FLOAT(x)                     (((x) & 0x1) << 21)
1629 #define   G_028C70_SIMPLE_FLOAT(x)                     (((x) >> 21) & 0x1)
1630 #define   C_028C70_SIMPLE_FLOAT                        0xFFDFFFFF
1631 #define   S_028C70_ROUND_MODE(x)                       (((x) & 0x1) << 22)
1632 #define   G_028C70_ROUND_MODE(x)                       (((x) >> 22) & 0x1)
1633 #define   C_028C70_ROUND_MODE                          0xFFBFFFFF
1634 #define   S_028C70_TILE_COMPACT(x)                     (((x) & 0x1) << 23)
1635 #define   G_028C70_TILE_COMPACT(x)                     (((x) >> 23) & 0x1)
1636 #define   C_028C70_TILE_COMPACT                        0xFF7FFFFF
1637 #define   S_028C70_SOURCE_FORMAT(x)                    (((x) & 0x3) << 24)
1638 #define   G_028C70_SOURCE_FORMAT(x)                    (((x) >> 24) & 0x3)
1639 #define   C_028C70_SOURCE_FORMAT                       0xFCFFFFFF
1640 #define     V_028C70_EXPORT_4C_32BPC                   0x0
1641 #define     V_028C70_EXPORT_4C_16BPC                   0x1
1642 #define     V_028C70_EXPORT_2C_32BPC                   0x2 /* Do not use */
1643 #define   S_028C70_RAT(x)                              (((x) & 0x1) << 26)
1644 #define   G_028C70_RAT(x)                              (((x) >> 26) & 0x1)
1645 #define   C_028C70_RAT                                 0xFBFFFFFF
1646 #define   S_028C70_RESOURCE_TYPE(x)                    (((x) & 0x7) << 27)
1647 #define   G_028C70_RESOURCE_TYPE(x)                    (((x) >> 27) & 0x7)
1648 #define   C_028C70_RESOURCE_TYPE                       0xC7FFFFFF
1649
1650 #define CB_COLOR0_INFO                                  0x28c70
1651 #       define CB_FORMAT(x)                             ((x) << 2)
1652 #       define CB_ARRAY_MODE(x)                         ((x) << 8)
1653 #       define ARRAY_LINEAR_GENERAL                     0
1654 #       define ARRAY_LINEAR_ALIGNED                     1
1655 #       define ARRAY_1D_TILED_THIN1                     2
1656 #       define ARRAY_2D_TILED_THIN1                     4
1657 #       define CB_SOURCE_FORMAT(x)                      ((x) << 24)
1658 #       define CB_SF_EXPORT_FULL                        0
1659 #       define CB_SF_EXPORT_NORM                        1
1660 #define R_028C74_CB_COLOR0_ATTRIB                      0x028C74
1661 #define   S_028C74_NON_DISP_TILING_ORDER(x)            (((x) & 0x1) << 4)
1662 #define   G_028C74_NON_DISP_TILING_ORDER(x)            (((x) >> 4) & 0x1)
1663 #define   C_028C74_NON_DISP_TILING_ORDER               0xFFFFFFEF
1664 #define   S_028C74_TILE_SPLIT(x)                       (((x) & 0xf) << 5)
1665 #define   G_028C74_TILE_SPLIT(x)                       (((x) >> 5) & 0xf)
1666 #define   S_028C74_NUM_BANKS(x)                        (((x) & 0x3) << 10)
1667 #define   G_028C74_NUM_BANKS(x)                        (((x) >> 10) & 0x3)
1668 #define   S_028C74_BANK_WIDTH(x)                       (((x) & 0x3) << 13)
1669 #define   G_028C74_BANK_WIDTH(x)                       (((x) >> 13) & 0x3)
1670 #define   S_028C74_BANK_HEIGHT(x)                      (((x) & 0x3) << 16)
1671 #define   G_028C74_BANK_HEIGHT(x)                      (((x) >> 16) & 0x3)
1672 #define   S_028C74_MACRO_TILE_ASPECT(x)                (((x) & 0x3) << 19)
1673 #define   G_028C74_MACRO_TILE_ASPECT(x)                (((x) >> 19) & 0x3)
1674 #define CB_COLOR0_ATTRIB                                0x28c74
1675 #       define CB_TILE_SPLIT(x)                         (((x) & 0x7) << 5)
1676 #       define ADDR_SURF_TILE_SPLIT_64B                 0
1677 #       define ADDR_SURF_TILE_SPLIT_128B                1
1678 #       define ADDR_SURF_TILE_SPLIT_256B                2
1679 #       define ADDR_SURF_TILE_SPLIT_512B                3
1680 #       define ADDR_SURF_TILE_SPLIT_1KB                 4
1681 #       define ADDR_SURF_TILE_SPLIT_2KB                 5
1682 #       define ADDR_SURF_TILE_SPLIT_4KB                 6
1683 #       define CB_NUM_BANKS(x)                          (((x) & 0x3) << 10)
1684 #       define ADDR_SURF_2_BANK                         0
1685 #       define ADDR_SURF_4_BANK                         1
1686 #       define ADDR_SURF_8_BANK                         2
1687 #       define ADDR_SURF_16_BANK                        3
1688 #       define CB_BANK_WIDTH(x)                         (((x) & 0x3) << 13)
1689 #       define ADDR_SURF_BANK_WIDTH_1                   0
1690 #       define ADDR_SURF_BANK_WIDTH_2                   1
1691 #       define ADDR_SURF_BANK_WIDTH_4                   2
1692 #       define ADDR_SURF_BANK_WIDTH_8                   3
1693 #       define CB_BANK_HEIGHT(x)                        (((x) & 0x3) << 16)
1694 #       define ADDR_SURF_BANK_HEIGHT_1                  0
1695 #       define ADDR_SURF_BANK_HEIGHT_2                  1
1696 #       define ADDR_SURF_BANK_HEIGHT_4                  2
1697 #       define ADDR_SURF_BANK_HEIGHT_8                  3
1698 #       define CB_MACRO_TILE_ASPECT(x)                  (((x) & 0x3) << 19)
1699 #define CB_COLOR0_DIM                                   0x28c78
1700 /* only CB0-7 blocks have these regs */
1701 #define CB_COLOR0_CMASK                                 0x28c7c
1702 #define CB_COLOR0_CMASK_SLICE                           0x28c80
1703 #define CB_COLOR0_FMASK                                 0x28c84
1704 #define CB_COLOR0_FMASK_SLICE                           0x28c88
1705 #define CB_COLOR0_CLEAR_WORD0                           0x28c8c
1706 #define CB_COLOR0_CLEAR_WORD1                           0x28c90
1707 #define CB_COLOR0_CLEAR_WORD2                           0x28c94
1708 #define CB_COLOR0_CLEAR_WORD3                           0x28c98
1709
1710 #define CB_COLOR1_BASE                                  0x28c9c
1711 #define CB_COLOR2_BASE                                  0x28cd8
1712 #define CB_COLOR3_BASE                                  0x28d14
1713 #define CB_COLOR4_BASE                                  0x28d50
1714 #define CB_COLOR5_BASE                                  0x28d8c
1715 #define CB_COLOR6_BASE                                  0x28dc8
1716 #define CB_COLOR7_BASE                                  0x28e04
1717 #define CB_COLOR8_BASE                                  0x28e40
1718 #define CB_COLOR9_BASE                                  0x28e5c
1719 #define CB_COLOR10_BASE                                 0x28e78
1720 #define CB_COLOR11_BASE                                 0x28e94
1721
1722 #define CB_COLOR1_PITCH                                 0x28ca0
1723 #define CB_COLOR2_PITCH                                 0x28cdc
1724 #define CB_COLOR3_PITCH                                 0x28d18
1725 #define CB_COLOR4_PITCH                                 0x28d54
1726 #define CB_COLOR5_PITCH                                 0x28d90
1727 #define CB_COLOR6_PITCH                                 0x28dcc
1728 #define CB_COLOR7_PITCH                                 0x28e08
1729 #define CB_COLOR8_PITCH                                 0x28e44
1730 #define CB_COLOR9_PITCH                                 0x28e60
1731 #define CB_COLOR10_PITCH                                0x28e7c
1732 #define CB_COLOR11_PITCH                                0x28e98
1733
1734 #define CB_COLOR1_SLICE                                 0x28ca4
1735 #define CB_COLOR2_SLICE                                 0x28ce0
1736 #define CB_COLOR3_SLICE                                 0x28d1c
1737 #define CB_COLOR4_SLICE                                 0x28d58
1738 #define CB_COLOR5_SLICE                                 0x28d94
1739 #define CB_COLOR6_SLICE                                 0x28dd0
1740 #define CB_COLOR7_SLICE                                 0x28e0c
1741 #define CB_COLOR8_SLICE                                 0x28e48
1742 #define CB_COLOR9_SLICE                                 0x28e64
1743 #define CB_COLOR10_SLICE                                0x28e80
1744 #define CB_COLOR11_SLICE                                0x28e9c
1745
1746 #define CB_COLOR1_VIEW                                  0x28ca8
1747 #define CB_COLOR2_VIEW                                  0x28ce4
1748 #define CB_COLOR3_VIEW                                  0x28d20
1749 #define CB_COLOR4_VIEW                                  0x28d5c
1750 #define CB_COLOR5_VIEW                                  0x28d98
1751 #define CB_COLOR6_VIEW                                  0x28dd4
1752 #define CB_COLOR7_VIEW                                  0x28e10
1753 #define CB_COLOR8_VIEW                                  0x28e4c
1754 #define CB_COLOR9_VIEW                                  0x28e68
1755 #define CB_COLOR10_VIEW                                 0x28e84
1756 #define CB_COLOR11_VIEW                                 0x28ea0
1757
1758 #define CB_COLOR1_INFO                                  0x28cac
1759 #define CB_COLOR2_INFO                                  0x28ce8
1760 #define CB_COLOR3_INFO                                  0x28d24
1761 #define CB_COLOR4_INFO                                  0x28d60
1762 #define CB_COLOR5_INFO                                  0x28d9c
1763 #define CB_COLOR6_INFO                                  0x28dd8
1764 #define CB_COLOR7_INFO                                  0x28e14
1765 #define CB_COLOR8_INFO                                  0x28e50
1766 #define CB_COLOR9_INFO                                  0x28e6c
1767 #define CB_COLOR10_INFO                                 0x28e88
1768 #define CB_COLOR11_INFO                                 0x28ea4
1769
1770 #define CB_COLOR1_ATTRIB                                0x28cb0
1771 #define CB_COLOR2_ATTRIB                                0x28cec
1772 #define CB_COLOR3_ATTRIB                                0x28d28
1773 #define CB_COLOR4_ATTRIB                                0x28d64
1774 #define CB_COLOR5_ATTRIB                                0x28da0
1775 #define CB_COLOR6_ATTRIB                                0x28ddc
1776 #define CB_COLOR7_ATTRIB                                0x28e18
1777 #define CB_COLOR8_ATTRIB                                0x28e54
1778 #define CB_COLOR9_ATTRIB                                0x28e70
1779 #define CB_COLOR10_ATTRIB                               0x28e8c
1780 #define CB_COLOR11_ATTRIB                               0x28ea8
1781
1782 #define CB_COLOR1_DIM                                   0x28cb4
1783 #define CB_COLOR2_DIM                                   0x28cf0
1784 #define CB_COLOR3_DIM                                   0x28d2c
1785 #define CB_COLOR4_DIM                                   0x28d68
1786 #define CB_COLOR5_DIM                                   0x28da4
1787 #define CB_COLOR6_DIM                                   0x28de0
1788 #define CB_COLOR7_DIM                                   0x28e1c
1789 #define CB_COLOR8_DIM                                   0x28e58
1790 #define CB_COLOR9_DIM                                   0x28e74
1791 #define CB_COLOR10_DIM                                  0x28e90
1792 #define CB_COLOR11_DIM                                  0x28eac
1793
1794 #define CB_COLOR1_CMASK                                 0x28cb8
1795 #define CB_COLOR2_CMASK                                 0x28cf4
1796 #define CB_COLOR3_CMASK                                 0x28d30
1797 #define CB_COLOR4_CMASK                                 0x28d6c
1798 #define CB_COLOR5_CMASK                                 0x28da8
1799 #define CB_COLOR6_CMASK                                 0x28de4
1800 #define CB_COLOR7_CMASK                                 0x28e20
1801
1802 #define CB_COLOR1_CMASK_SLICE                           0x28cbc
1803 #define CB_COLOR2_CMASK_SLICE                           0x28cf8
1804 #define CB_COLOR3_CMASK_SLICE                           0x28d34
1805 #define CB_COLOR4_CMASK_SLICE                           0x28d70
1806 #define CB_COLOR5_CMASK_SLICE                           0x28dac
1807 #define CB_COLOR6_CMASK_SLICE                           0x28de8
1808 #define CB_COLOR7_CMASK_SLICE                           0x28e24
1809
1810 #define CB_COLOR1_FMASK                                 0x28cc0
1811 #define CB_COLOR2_FMASK                                 0x28cfc
1812 #define CB_COLOR3_FMASK                                 0x28d38
1813 #define CB_COLOR4_FMASK                                 0x28d74
1814 #define CB_COLOR5_FMASK                                 0x28db0
1815 #define CB_COLOR6_FMASK                                 0x28dec
1816 #define CB_COLOR7_FMASK                                 0x28e28
1817
1818 #define CB_COLOR1_FMASK_SLICE                           0x28cc4
1819 #define CB_COLOR2_FMASK_SLICE                           0x28d00
1820 #define CB_COLOR3_FMASK_SLICE                           0x28d3c
1821 #define CB_COLOR4_FMASK_SLICE                           0x28d78
1822 #define CB_COLOR5_FMASK_SLICE                           0x28db4
1823 #define CB_COLOR6_FMASK_SLICE                           0x28df0
1824 #define CB_COLOR7_FMASK_SLICE                           0x28e2c
1825
1826 #define CB_COLOR1_CLEAR_WORD0                           0x28cc8
1827 #define CB_COLOR2_CLEAR_WORD0                           0x28d04
1828 #define CB_COLOR3_CLEAR_WORD0                           0x28d40
1829 #define CB_COLOR4_CLEAR_WORD0                           0x28d7c
1830 #define CB_COLOR5_CLEAR_WORD0                           0x28db8
1831 #define CB_COLOR6_CLEAR_WORD0                           0x28df4
1832 #define CB_COLOR7_CLEAR_WORD0                           0x28e30
1833
1834 #define CB_COLOR1_CLEAR_WORD1                           0x28ccc
1835 #define CB_COLOR2_CLEAR_WORD1                           0x28d08
1836 #define CB_COLOR3_CLEAR_WORD1                           0x28d44
1837 #define CB_COLOR4_CLEAR_WORD1                           0x28d80
1838 #define CB_COLOR5_CLEAR_WORD1                           0x28dbc
1839 #define CB_COLOR6_CLEAR_WORD1                           0x28df8
1840 #define CB_COLOR7_CLEAR_WORD1                           0x28e34
1841
1842 #define CB_COLOR1_CLEAR_WORD2                           0x28cd0
1843 #define CB_COLOR2_CLEAR_WORD2                           0x28d0c
1844 #define CB_COLOR3_CLEAR_WORD2                           0x28d48
1845 #define CB_COLOR4_CLEAR_WORD2                           0x28d84
1846 #define CB_COLOR5_CLEAR_WORD2                           0x28dc0
1847 #define CB_COLOR6_CLEAR_WORD2                           0x28dfc
1848 #define CB_COLOR7_CLEAR_WORD2                           0x28e38
1849
1850 #define CB_COLOR1_CLEAR_WORD3                           0x28cd4
1851 #define CB_COLOR2_CLEAR_WORD3                           0x28d10
1852 #define CB_COLOR3_CLEAR_WORD3                           0x28d4c
1853 #define CB_COLOR4_CLEAR_WORD3                           0x28d88
1854 #define CB_COLOR5_CLEAR_WORD3                           0x28dc4
1855 #define CB_COLOR6_CLEAR_WORD3                           0x28e00
1856 #define CB_COLOR7_CLEAR_WORD3                           0x28e3c
1857
1858 #define SQ_TEX_RESOURCE_WORD0_0                         0x30000
1859 #       define TEX_DIM(x)                               ((x) << 0)
1860 #       define SQ_TEX_DIM_1D                            0
1861 #       define SQ_TEX_DIM_2D                            1
1862 #       define SQ_TEX_DIM_3D                            2
1863 #       define SQ_TEX_DIM_CUBEMAP                       3
1864 #       define SQ_TEX_DIM_1D_ARRAY                      4
1865 #       define SQ_TEX_DIM_2D_ARRAY                      5
1866 #       define SQ_TEX_DIM_2D_MSAA                       6
1867 #       define SQ_TEX_DIM_2D_ARRAY_MSAA                 7
1868 #define SQ_TEX_RESOURCE_WORD1_0                         0x30004
1869 #       define TEX_ARRAY_MODE(x)                        ((x) << 28)
1870 #define SQ_TEX_RESOURCE_WORD2_0                         0x30008
1871 #define SQ_TEX_RESOURCE_WORD3_0                         0x3000C
1872 #define SQ_TEX_RESOURCE_WORD4_0                         0x30010
1873 #       define TEX_DST_SEL_X(x)                         ((x) << 16)
1874 #       define TEX_DST_SEL_Y(x)                         ((x) << 19)
1875 #       define TEX_DST_SEL_Z(x)                         ((x) << 22)
1876 #       define TEX_DST_SEL_W(x)                         ((x) << 25)
1877 #       define SQ_SEL_X                                 0
1878 #       define SQ_SEL_Y                                 1
1879 #       define SQ_SEL_Z                                 2
1880 #       define SQ_SEL_W                                 3
1881 #       define SQ_SEL_0                                 4
1882 #       define SQ_SEL_1                                 5
1883 #define SQ_TEX_RESOURCE_WORD5_0                         0x30014
1884 #define SQ_TEX_RESOURCE_WORD6_0                         0x30018
1885 #       define TEX_TILE_SPLIT(x)                        (((x) & 0x7) << 29)
1886 #define SQ_TEX_RESOURCE_WORD7_0                         0x3001c
1887 #       define MACRO_TILE_ASPECT(x)                     (((x) & 0x3) << 6)
1888 #       define TEX_BANK_WIDTH(x)                        (((x) & 0x3) << 8)
1889 #       define TEX_BANK_HEIGHT(x)                       (((x) & 0x3) << 10)
1890 #       define TEX_NUM_BANKS(x)                         (((x) & 0x3) << 16)
1891 #define R_030000_SQ_TEX_RESOURCE_WORD0_0             0x030000
1892 #define   S_030000_DIM(x)                              (((x) & 0x7) << 0)
1893 #define   G_030000_DIM(x)                              (((x) >> 0) & 0x7)
1894 #define   C_030000_DIM                                 0xFFFFFFF8
1895 #define     V_030000_SQ_TEX_DIM_1D                     0x00000000
1896 #define     V_030000_SQ_TEX_DIM_2D                     0x00000001
1897 #define     V_030000_SQ_TEX_DIM_3D                     0x00000002
1898 #define     V_030000_SQ_TEX_DIM_CUBEMAP                0x00000003
1899 #define     V_030000_SQ_TEX_DIM_1D_ARRAY               0x00000004
1900 #define     V_030000_SQ_TEX_DIM_2D_ARRAY               0x00000005
1901 #define     V_030000_SQ_TEX_DIM_2D_MSAA                0x00000006
1902 #define     V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA          0x00000007
1903 #define   S_030000_NON_DISP_TILING_ORDER(x)            (((x) & 0x1) << 5)
1904 #define   G_030000_NON_DISP_TILING_ORDER(x)            (((x) >> 5) & 0x1)
1905 #define   C_030000_NON_DISP_TILING_ORDER               0xFFFFFFDF
1906 #define   S_030000_PITCH(x)                            (((x) & 0xFFF) << 6)
1907 #define   G_030000_PITCH(x)                            (((x) >> 6) & 0xFFF)
1908 #define   C_030000_PITCH                               0xFFFC003F
1909 #define   S_030000_TEX_WIDTH(x)                        (((x) & 0x3FFF) << 18)
1910 #define   G_030000_TEX_WIDTH(x)                        (((x) >> 18) & 0x3FFF)
1911 #define   C_030000_TEX_WIDTH                           0x0003FFFF
1912 #define R_030004_SQ_TEX_RESOURCE_WORD1_0             0x030004
1913 #define   S_030004_TEX_HEIGHT(x)                       (((x) & 0x3FFF) << 0)
1914 #define   G_030004_TEX_HEIGHT(x)                       (((x) >> 0) & 0x3FFF)
1915 #define   C_030004_TEX_HEIGHT                          0xFFFFC000
1916 #define   S_030004_TEX_DEPTH(x)                        (((x) & 0x1FFF) << 14)
1917 #define   G_030004_TEX_DEPTH(x)                        (((x) >> 14) & 0x1FFF)
1918 #define   C_030004_TEX_DEPTH                           0xF8003FFF
1919 #define   S_030004_ARRAY_MODE(x)                       (((x) & 0xF) << 28)
1920 #define   G_030004_ARRAY_MODE(x)                       (((x) >> 28) & 0xF)
1921 #define   C_030004_ARRAY_MODE                          0x0FFFFFFF
1922 #define R_030008_SQ_TEX_RESOURCE_WORD2_0             0x030008
1923 #define   S_030008_BASE_ADDRESS(x)                     (((x) & 0xFFFFFFFF) << 0)
1924 #define   G_030008_BASE_ADDRESS(x)                     (((x) >> 0) & 0xFFFFFFFF)
1925 #define   C_030008_BASE_ADDRESS                        0x00000000
1926 #define R_03000C_SQ_TEX_RESOURCE_WORD3_0             0x03000C
1927 #define   S_03000C_MIP_ADDRESS(x)                      (((x) & 0xFFFFFFFF) << 0)
1928 #define   G_03000C_MIP_ADDRESS(x)                      (((x) >> 0) & 0xFFFFFFFF)
1929 #define   C_03000C_MIP_ADDRESS                         0x00000000
1930 #define R_030010_SQ_TEX_RESOURCE_WORD4_0             0x030010
1931 #define   S_030010_FORMAT_COMP_X(x)                    (((x) & 0x3) << 0)
1932 #define   G_030010_FORMAT_COMP_X(x)                    (((x) >> 0) & 0x3)
1933 #define   C_030010_FORMAT_COMP_X                       0xFFFFFFFC
1934 #define     V_030010_SQ_FORMAT_COMP_UNSIGNED           0x00000000
1935 #define     V_030010_SQ_FORMAT_COMP_SIGNED             0x00000001
1936 #define     V_030010_SQ_FORMAT_COMP_UNSIGNED_BIASED    0x00000002
1937 #define   S_030010_FORMAT_COMP_Y(x)                    (((x) & 0x3) << 2)
1938 #define   G_030010_FORMAT_COMP_Y(x)                    (((x) >> 2) & 0x3)
1939 #define   C_030010_FORMAT_COMP_Y                       0xFFFFFFF3
1940 #define   S_030010_FORMAT_COMP_Z(x)                    (((x) & 0x3) << 4)
1941 #define   G_030010_FORMAT_COMP_Z(x)                    (((x) >> 4) & 0x3)
1942 #define   C_030010_FORMAT_COMP_Z                       0xFFFFFFCF
1943 #define   S_030010_FORMAT_COMP_W(x)                    (((x) & 0x3) << 6)
1944 #define   G_030010_FORMAT_COMP_W(x)                    (((x) >> 6) & 0x3)
1945 #define   C_030010_FORMAT_COMP_W                       0xFFFFFF3F
1946 #define   S_030010_NUM_FORMAT_ALL(x)                   (((x) & 0x3) << 8)
1947 #define   G_030010_NUM_FORMAT_ALL(x)                   (((x) >> 8) & 0x3)
1948 #define   C_030010_NUM_FORMAT_ALL                      0xFFFFFCFF
1949 #define     V_030010_SQ_NUM_FORMAT_NORM                0x00000000
1950 #define     V_030010_SQ_NUM_FORMAT_INT                 0x00000001
1951 #define     V_030010_SQ_NUM_FORMAT_SCALED              0x00000002
1952 #define   S_030010_SRF_MODE_ALL(x)                     (((x) & 0x1) << 10)
1953 #define   G_030010_SRF_MODE_ALL(x)                     (((x) >> 10) & 0x1)
1954 #define   C_030010_SRF_MODE_ALL                        0xFFFFFBFF
1955 #define     V_030010_SRF_MODE_ZERO_CLAMP_MINUS_ONE     0x00000000
1956 #define     V_030010_SRF_MODE_NO_ZERO                  0x00000001
1957 #define   S_030010_FORCE_DEGAMMA(x)                    (((x) & 0x1) << 11)
1958 #define   G_030010_FORCE_DEGAMMA(x)                    (((x) >> 11) & 0x1)
1959 #define   C_030010_FORCE_DEGAMMA                       0xFFFFF7FF
1960 #define   S_030010_ENDIAN_SWAP(x)                      (((x) & 0x3) << 12)
1961 #define   G_030010_ENDIAN_SWAP(x)                      (((x) >> 12) & 0x3)
1962 #define   C_030010_ENDIAN_SWAP                         0xFFFFCFFF
1963 #define   S_030010_DST_SEL_X(x)                        (((x) & 0x7) << 16)
1964 #define   G_030010_DST_SEL_X(x)                        (((x) >> 16) & 0x7)
1965 #define   C_030010_DST_SEL_X                           0xFFF8FFFF
1966 #define     V_030010_SQ_SEL_X                          0x00000000
1967 #define     V_030010_SQ_SEL_Y                          0x00000001
1968 #define     V_030010_SQ_SEL_Z                          0x00000002
1969 #define     V_030010_SQ_SEL_W                          0x00000003
1970 #define     V_030010_SQ_SEL_0                          0x00000004
1971 #define     V_030010_SQ_SEL_1                          0x00000005
1972 #define   S_030010_DST_SEL_Y(x)                        (((x) & 0x7) << 19)
1973 #define   G_030010_DST_SEL_Y(x)                        (((x) >> 19) & 0x7)
1974 #define   C_030010_DST_SEL_Y                           0xFFC7FFFF
1975 #define   S_030010_DST_SEL_Z(x)                        (((x) & 0x7) << 22)
1976 #define   G_030010_DST_SEL_Z(x)                        (((x) >> 22) & 0x7)
1977 #define   C_030010_DST_SEL_Z                           0xFE3FFFFF
1978 #define   S_030010_DST_SEL_W(x)                        (((x) & 0x7) << 25)
1979 #define   G_030010_DST_SEL_W(x)                        (((x) >> 25) & 0x7)
1980 #define   C_030010_DST_SEL_W                           0xF1FFFFFF
1981 #define   S_030010_BASE_LEVEL(x)                       (((x) & 0xF) << 28)
1982 #define   G_030010_BASE_LEVEL(x)                       (((x) >> 28) & 0xF)
1983 #define   C_030010_BASE_LEVEL                          0x0FFFFFFF
1984 #define R_030014_SQ_TEX_RESOURCE_WORD5_0             0x030014
1985 #define   S_030014_LAST_LEVEL(x)                       (((x) & 0xF) << 0)
1986 #define   G_030014_LAST_LEVEL(x)                       (((x) >> 0) & 0xF)
1987 #define   C_030014_LAST_LEVEL                          0xFFFFFFF0
1988 #define   S_030014_BASE_ARRAY(x)                       (((x) & 0x1FFF) << 4)
1989 #define   G_030014_BASE_ARRAY(x)                       (((x) >> 4) & 0x1FFF)
1990 #define   C_030014_BASE_ARRAY                          0xFFFE000F
1991 #define   S_030014_LAST_ARRAY(x)                       (((x) & 0x1FFF) << 17)
1992 #define   G_030014_LAST_ARRAY(x)                       (((x) >> 17) & 0x1FFF)
1993 #define   C_030014_LAST_ARRAY                          0xC001FFFF
1994 #define R_030018_SQ_TEX_RESOURCE_WORD6_0             0x030018
1995 #define   S_030018_MAX_ANISO(x)                        (((x) & 0x7) << 0)
1996 #define   G_030018_MAX_ANISO(x)                        (((x) >> 0) & 0x7)
1997 #define   C_030018_MAX_ANISO                           0xFFFFFFF8
1998 #define   S_030018_PERF_MODULATION(x)                  (((x) & 0x7) << 3)
1999 #define   G_030018_PERF_MODULATION(x)                  (((x) >> 3) & 0x7)
2000 #define   C_030018_PERF_MODULATION                     0xFFFFFFC7
2001 #define   S_030018_INTERLACED(x)                       (((x) & 0x1) << 6)
2002 #define   G_030018_INTERLACED(x)                       (((x) >> 6) & 0x1)
2003 #define   C_030018_INTERLACED                          0xFFFFFFBF
2004 #define   S_030018_TILE_SPLIT(x)                       (((x) & 0x7) << 29)
2005 #define   G_030018_TILE_SPLIT(x)                       (((x) >> 29) & 0x7)
2006 #define R_03001C_SQ_TEX_RESOURCE_WORD7_0             0x03001C
2007 #define   S_03001C_MACRO_TILE_ASPECT(x)                (((x) & 0x3) << 6)
2008 #define   G_03001C_MACRO_TILE_ASPECT(x)                (((x) >> 6) & 0x3)
2009 #define   S_03001C_BANK_WIDTH(x)                       (((x) & 0x3) << 8)
2010 #define   G_03001C_BANK_WIDTH(x)                       (((x) >> 8) & 0x3)
2011 #define   S_03001C_BANK_HEIGHT(x)                      (((x) & 0x3) << 10)
2012 #define   G_03001C_BANK_HEIGHT(x)                      (((x) >> 10) & 0x3)
2013 #define   S_03001C_NUM_BANKS(x)                        (((x) & 0x3) << 16)
2014 #define   G_03001C_NUM_BANKS(x)                        (((x) >> 16) & 0x3)
2015 #define   S_03001C_TYPE(x)                             (((x) & 0x3) << 30)
2016 #define   G_03001C_TYPE(x)                             (((x) >> 30) & 0x3)
2017 #define   C_03001C_TYPE                                0x3FFFFFFF
2018 #define     V_03001C_SQ_TEX_VTX_INVALID_TEXTURE        0x00000000
2019 #define     V_03001C_SQ_TEX_VTX_INVALID_BUFFER         0x00000001
2020 #define     V_03001C_SQ_TEX_VTX_VALID_TEXTURE          0x00000002
2021 #define     V_03001C_SQ_TEX_VTX_VALID_BUFFER           0x00000003
2022 #define   S_03001C_DATA_FORMAT(x)                      (((x) & 0x3F) << 0)
2023 #define   G_03001C_DATA_FORMAT(x)                      (((x) >> 0) & 0x3F)
2024 #define   C_03001C_DATA_FORMAT                         0xFFFFFFC0
2025
2026 #define SQ_VTX_CONSTANT_WORD0_0                         0x30000
2027 #define SQ_VTX_CONSTANT_WORD1_0                         0x30004
2028 #define SQ_VTX_CONSTANT_WORD2_0                         0x30008
2029 #       define SQ_VTXC_BASE_ADDR_HI(x)                  ((x) << 0)
2030 #       define SQ_VTXC_STRIDE(x)                        ((x) << 8)
2031 #       define SQ_VTXC_ENDIAN_SWAP(x)                   ((x) << 30)
2032 #       define SQ_ENDIAN_NONE                           0
2033 #       define SQ_ENDIAN_8IN16                          1
2034 #       define SQ_ENDIAN_8IN32                          2
2035 #define SQ_VTX_CONSTANT_WORD3_0                         0x3000C
2036 #       define SQ_VTCX_SEL_X(x)                         ((x) << 3)
2037 #       define SQ_VTCX_SEL_Y(x)                         ((x) << 6)
2038 #       define SQ_VTCX_SEL_Z(x)                         ((x) << 9)
2039 #       define SQ_VTCX_SEL_W(x)                         ((x) << 12)
2040 #define SQ_VTX_CONSTANT_WORD4_0                         0x30010
2041 #define SQ_VTX_CONSTANT_WORD5_0                         0x30014
2042 #define SQ_VTX_CONSTANT_WORD6_0                         0x30018
2043 #define SQ_VTX_CONSTANT_WORD7_0                         0x3001c
2044
2045 #define TD_PS_BORDER_COLOR_INDEX                        0xA400
2046 #define TD_PS_BORDER_COLOR_RED                          0xA404
2047 #define TD_PS_BORDER_COLOR_GREEN                        0xA408
2048 #define TD_PS_BORDER_COLOR_BLUE                         0xA40C
2049 #define TD_PS_BORDER_COLOR_ALPHA                        0xA410
2050 #define TD_VS_BORDER_COLOR_INDEX                        0xA414
2051 #define TD_VS_BORDER_COLOR_RED                          0xA418
2052 #define TD_VS_BORDER_COLOR_GREEN                        0xA41C
2053 #define TD_VS_BORDER_COLOR_BLUE                         0xA420
2054 #define TD_VS_BORDER_COLOR_ALPHA                        0xA424
2055 #define TD_GS_BORDER_COLOR_INDEX                        0xA428
2056 #define TD_GS_BORDER_COLOR_RED                          0xA42C
2057 #define TD_GS_BORDER_COLOR_GREEN                        0xA430
2058 #define TD_GS_BORDER_COLOR_BLUE                         0xA434
2059 #define TD_GS_BORDER_COLOR_ALPHA                        0xA438
2060 #define TD_HS_BORDER_COLOR_INDEX                        0xA43C
2061 #define TD_HS_BORDER_COLOR_RED                          0xA440
2062 #define TD_HS_BORDER_COLOR_GREEN                        0xA444
2063 #define TD_HS_BORDER_COLOR_BLUE                         0xA448
2064 #define TD_HS_BORDER_COLOR_ALPHA                        0xA44C
2065 #define TD_LS_BORDER_COLOR_INDEX                        0xA450
2066 #define TD_LS_BORDER_COLOR_RED                          0xA454
2067 #define TD_LS_BORDER_COLOR_GREEN                        0xA458
2068 #define TD_LS_BORDER_COLOR_BLUE                         0xA45C
2069 #define TD_LS_BORDER_COLOR_ALPHA                        0xA460
2070 #define TD_CS_BORDER_COLOR_INDEX                        0xA464
2071 #define TD_CS_BORDER_COLOR_RED                          0xA468
2072 #define TD_CS_BORDER_COLOR_GREEN                        0xA46C
2073 #define TD_CS_BORDER_COLOR_BLUE                         0xA470
2074 #define TD_CS_BORDER_COLOR_ALPHA                        0xA474
2075
2076 /* cayman 3D regs */
2077 #define CAYMAN_VGT_OFFCHIP_LDS_BASE                     0x89B4
2078 #define CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS                  0x8E48
2079 #define CAYMAN_DB_EQAA                                  0x28804
2080 #define CAYMAN_DB_DEPTH_INFO                            0x2803C
2081 #define CAYMAN_PA_SC_AA_CONFIG                          0x28BE0
2082 #define         CAYMAN_MSAA_NUM_SAMPLES_SHIFT           0
2083 #define         CAYMAN_MSAA_NUM_SAMPLES_MASK            0x7
2084 #define CAYMAN_SX_SCATTER_EXPORT_BASE                   0x28358
2085 /* cayman packet3 addition */
2086 #define CAYMAN_PACKET3_DEALLOC_STATE                    0x14
2087
2088 /* DMA regs common on r6xx/r7xx/evergreen/ni */
2089 #define DMA_RB_CNTL                                       0xd000
2090 #       define DMA_RB_ENABLE                              (1 << 0)
2091 #       define DMA_RB_SIZE(x)                             ((x) << 1) /* log2 */
2092 #       define DMA_RB_SWAP_ENABLE                         (1 << 9) /* 8IN32 */
2093 #       define DMA_RPTR_WRITEBACK_ENABLE                  (1 << 12)
2094 #       define DMA_RPTR_WRITEBACK_SWAP_ENABLE             (1 << 13)  /* 8IN32 */
2095 #       define DMA_RPTR_WRITEBACK_TIMER(x)                ((x) << 16) /* log2 */
2096 #define DMA_STATUS_REG                                    0xd034
2097 #       define DMA_IDLE                                   (1 << 0)
2098
2099 #endif