4 * Copyright (c) 2005, 2006
5 * Damien Bergamini <damien.bergamini@free.fr>
7 * Copyright (c) 2006, 2008
8 * Hans Petter Selasky <hselasky@FreeBSD.org>
10 * Permission to use, copy, modify, and distribute this software for any
11 * purpose with or without fee is hereby granted, provided that the above
12 * copyright notice and this permission notice appear in all copies.
14 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
15 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
16 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
17 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
18 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
19 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
20 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
24 * Ralink Technology RT2500USB chipset driver
25 * http://www.ralinktech.com/
28 #include <sys/param.h>
29 #include <sys/sockio.h>
30 #include <sys/sysctl.h>
32 #include <sys/mutex.h>
34 #include <sys/kernel.h>
35 #include <sys/socket.h>
36 #include <sys/systm.h>
37 #include <sys/malloc.h>
38 #include <sys/module.h>
40 #include <sys/endian.h>
43 #include <machine/bus.h>
44 #include <machine/resource.h>
49 #include <net/if_arp.h>
50 #include <net/ethernet.h>
51 #include <net/if_dl.h>
52 #include <net/if_media.h>
53 #include <net/if_types.h>
56 #include <netinet/in.h>
57 #include <netinet/in_systm.h>
58 #include <netinet/in_var.h>
59 #include <netinet/if_ether.h>
60 #include <netinet/ip.h>
63 #include <net80211/ieee80211_var.h>
64 #include <net80211/ieee80211_regdomain.h>
65 #include <net80211/ieee80211_radiotap.h>
66 #include <net80211/ieee80211_ratectl.h>
68 #include <dev/usb/usb.h>
69 #include <dev/usb/usbdi.h>
72 #define USB_DEBUG_VAR ural_debug
73 #include <dev/usb/usb_debug.h>
75 #include <dev/usb/wlan/if_uralreg.h>
76 #include <dev/usb/wlan/if_uralvar.h>
79 static int ural_debug = 0;
81 static SYSCTL_NODE(_hw_usb, OID_AUTO, ural, CTLFLAG_RW, 0, "USB ural");
82 SYSCTL_INT(_hw_usb_ural, OID_AUTO, debug, CTLFLAG_RW, &ural_debug, 0,
86 #define URAL_RSSI(rssi) \
87 ((rssi) > (RAL_NOISE_FLOOR + RAL_RSSI_CORR) ? \
88 ((rssi) - (RAL_NOISE_FLOOR + RAL_RSSI_CORR)) : 0)
90 /* various supported device vendors/products */
91 static const STRUCT_USB_HOST_ID ural_devs[] = {
92 #define URAL_DEV(v,p) { USB_VP(USB_VENDOR_##v, USB_PRODUCT_##v##_##p) }
93 URAL_DEV(ASUS, WL167G),
94 URAL_DEV(ASUS, RT2570),
95 URAL_DEV(BELKIN, F5D7050),
96 URAL_DEV(BELKIN, F5D7051),
97 URAL_DEV(CISCOLINKSYS, HU200TS),
98 URAL_DEV(CISCOLINKSYS, WUSB54G),
99 URAL_DEV(CISCOLINKSYS, WUSB54GP),
100 URAL_DEV(CONCEPTRONIC2, C54RU),
101 URAL_DEV(DLINK, DWLG122),
102 URAL_DEV(GIGABYTE, GN54G),
103 URAL_DEV(GIGABYTE, GNWBKG),
104 URAL_DEV(GUILLEMOT, HWGUSB254),
105 URAL_DEV(MELCO, KG54),
106 URAL_DEV(MELCO, KG54AI),
107 URAL_DEV(MELCO, KG54YB),
108 URAL_DEV(MELCO, NINWIFI),
109 URAL_DEV(MSI, RT2570),
110 URAL_DEV(MSI, RT2570_2),
111 URAL_DEV(MSI, RT2570_3),
112 URAL_DEV(NOVATECH, NV902),
113 URAL_DEV(RALINK, RT2570),
114 URAL_DEV(RALINK, RT2570_2),
115 URAL_DEV(RALINK, RT2570_3),
116 URAL_DEV(SIEMENS2, WL54G),
117 URAL_DEV(SMC, 2862WG),
118 URAL_DEV(SPHAIRON, UB801R),
119 URAL_DEV(SURECOM, RT2570),
120 URAL_DEV(VTECH, RT2570),
121 URAL_DEV(ZINWELL, RT2570),
125 static usb_callback_t ural_bulk_read_callback;
126 static usb_callback_t ural_bulk_write_callback;
128 static usb_error_t ural_do_request(struct ural_softc *sc,
129 struct usb_device_request *req, void *data);
130 static struct ieee80211vap *ural_vap_create(struct ieee80211com *,
131 const char [IFNAMSIZ], int, enum ieee80211_opmode,
132 int, const uint8_t [IEEE80211_ADDR_LEN],
133 const uint8_t [IEEE80211_ADDR_LEN]);
134 static void ural_vap_delete(struct ieee80211vap *);
135 static void ural_tx_free(struct ural_tx_data *, int);
136 static void ural_setup_tx_list(struct ural_softc *);
137 static void ural_unsetup_tx_list(struct ural_softc *);
138 static int ural_newstate(struct ieee80211vap *,
139 enum ieee80211_state, int);
140 static void ural_setup_tx_desc(struct ural_softc *,
141 struct ural_tx_desc *, uint32_t, int, int);
142 static int ural_tx_bcn(struct ural_softc *, struct mbuf *,
143 struct ieee80211_node *);
144 static int ural_tx_mgt(struct ural_softc *, struct mbuf *,
145 struct ieee80211_node *);
146 static int ural_tx_data(struct ural_softc *, struct mbuf *,
147 struct ieee80211_node *);
148 static void ural_start(struct ifnet *);
149 static int ural_ioctl(struct ifnet *, u_long, caddr_t);
150 static void ural_set_testmode(struct ural_softc *);
151 static void ural_eeprom_read(struct ural_softc *, uint16_t, void *,
153 static uint16_t ural_read(struct ural_softc *, uint16_t);
154 static void ural_read_multi(struct ural_softc *, uint16_t, void *,
156 static void ural_write(struct ural_softc *, uint16_t, uint16_t);
157 static void ural_write_multi(struct ural_softc *, uint16_t, void *,
159 static void ural_bbp_write(struct ural_softc *, uint8_t, uint8_t);
160 static uint8_t ural_bbp_read(struct ural_softc *, uint8_t);
161 static void ural_rf_write(struct ural_softc *, uint8_t, uint32_t);
162 static void ural_scan_start(struct ieee80211com *);
163 static void ural_scan_end(struct ieee80211com *);
164 static void ural_set_channel(struct ieee80211com *);
165 static void ural_set_chan(struct ural_softc *,
166 struct ieee80211_channel *);
167 static void ural_disable_rf_tune(struct ural_softc *);
168 static void ural_enable_tsf_sync(struct ural_softc *);
169 static void ural_enable_tsf(struct ural_softc *);
170 static void ural_update_slot(struct ifnet *);
171 static void ural_set_txpreamble(struct ural_softc *);
172 static void ural_set_basicrates(struct ural_softc *,
173 const struct ieee80211_channel *);
174 static void ural_set_bssid(struct ural_softc *, const uint8_t *);
175 static void ural_set_macaddr(struct ural_softc *, uint8_t *);
176 static void ural_update_promisc(struct ifnet *);
177 static void ural_setpromisc(struct ural_softc *);
178 static const char *ural_get_rf(int);
179 static void ural_read_eeprom(struct ural_softc *);
180 static int ural_bbp_init(struct ural_softc *);
181 static void ural_set_txantenna(struct ural_softc *, int);
182 static void ural_set_rxantenna(struct ural_softc *, int);
183 static void ural_init_locked(struct ural_softc *);
184 static void ural_init(void *);
185 static void ural_stop(struct ural_softc *);
186 static int ural_raw_xmit(struct ieee80211_node *, struct mbuf *,
187 const struct ieee80211_bpf_params *);
188 static void ural_ratectl_start(struct ural_softc *,
189 struct ieee80211_node *);
190 static void ural_ratectl_timeout(void *);
191 static void ural_ratectl_task(void *, int);
192 static int ural_pause(struct ural_softc *sc, int timeout);
195 * Default values for MAC registers; values taken from the reference driver.
197 static const struct {
201 { RAL_TXRX_CSR5, 0x8c8d },
202 { RAL_TXRX_CSR6, 0x8b8a },
203 { RAL_TXRX_CSR7, 0x8687 },
204 { RAL_TXRX_CSR8, 0x0085 },
205 { RAL_MAC_CSR13, 0x1111 },
206 { RAL_MAC_CSR14, 0x1e11 },
207 { RAL_TXRX_CSR21, 0xe78f },
208 { RAL_MAC_CSR9, 0xff1d },
209 { RAL_MAC_CSR11, 0x0002 },
210 { RAL_MAC_CSR22, 0x0053 },
211 { RAL_MAC_CSR15, 0x0000 },
212 { RAL_MAC_CSR8, RAL_FRAME_SIZE },
213 { RAL_TXRX_CSR19, 0x0000 },
214 { RAL_TXRX_CSR18, 0x005a },
215 { RAL_PHY_CSR2, 0x0000 },
216 { RAL_TXRX_CSR0, 0x1ec0 },
217 { RAL_PHY_CSR4, 0x000f }
221 * Default values for BBP registers; values taken from the reference driver.
223 static const struct {
262 * Default values for RF register R2 indexed by channel numbers.
264 static const uint32_t ural_rf2522_r2[] = {
265 0x307f6, 0x307fb, 0x30800, 0x30805, 0x3080a, 0x3080f, 0x30814,
266 0x30819, 0x3081e, 0x30823, 0x30828, 0x3082d, 0x30832, 0x3083e
269 static const uint32_t ural_rf2523_r2[] = {
270 0x00327, 0x00328, 0x00329, 0x0032a, 0x0032b, 0x0032c, 0x0032d,
271 0x0032e, 0x0032f, 0x00340, 0x00341, 0x00342, 0x00343, 0x00346
274 static const uint32_t ural_rf2524_r2[] = {
275 0x00327, 0x00328, 0x00329, 0x0032a, 0x0032b, 0x0032c, 0x0032d,
276 0x0032e, 0x0032f, 0x00340, 0x00341, 0x00342, 0x00343, 0x00346
279 static const uint32_t ural_rf2525_r2[] = {
280 0x20327, 0x20328, 0x20329, 0x2032a, 0x2032b, 0x2032c, 0x2032d,
281 0x2032e, 0x2032f, 0x20340, 0x20341, 0x20342, 0x20343, 0x20346
284 static const uint32_t ural_rf2525_hi_r2[] = {
285 0x2032f, 0x20340, 0x20341, 0x20342, 0x20343, 0x20344, 0x20345,
286 0x20346, 0x20347, 0x20348, 0x20349, 0x2034a, 0x2034b, 0x2034e
289 static const uint32_t ural_rf2525e_r2[] = {
290 0x2044d, 0x2044e, 0x2044f, 0x20460, 0x20461, 0x20462, 0x20463,
291 0x20464, 0x20465, 0x20466, 0x20467, 0x20468, 0x20469, 0x2046b
294 static const uint32_t ural_rf2526_hi_r2[] = {
295 0x0022a, 0x0022b, 0x0022b, 0x0022c, 0x0022c, 0x0022d, 0x0022d,
296 0x0022e, 0x0022e, 0x0022f, 0x0022d, 0x00240, 0x00240, 0x00241
299 static const uint32_t ural_rf2526_r2[] = {
300 0x00226, 0x00227, 0x00227, 0x00228, 0x00228, 0x00229, 0x00229,
301 0x0022a, 0x0022a, 0x0022b, 0x0022b, 0x0022c, 0x0022c, 0x0022d
305 * For dual-band RF, RF registers R1 and R4 also depend on channel number;
306 * values taken from the reference driver.
308 static const struct {
314 { 1, 0x08808, 0x0044d, 0x00282 },
315 { 2, 0x08808, 0x0044e, 0x00282 },
316 { 3, 0x08808, 0x0044f, 0x00282 },
317 { 4, 0x08808, 0x00460, 0x00282 },
318 { 5, 0x08808, 0x00461, 0x00282 },
319 { 6, 0x08808, 0x00462, 0x00282 },
320 { 7, 0x08808, 0x00463, 0x00282 },
321 { 8, 0x08808, 0x00464, 0x00282 },
322 { 9, 0x08808, 0x00465, 0x00282 },
323 { 10, 0x08808, 0x00466, 0x00282 },
324 { 11, 0x08808, 0x00467, 0x00282 },
325 { 12, 0x08808, 0x00468, 0x00282 },
326 { 13, 0x08808, 0x00469, 0x00282 },
327 { 14, 0x08808, 0x0046b, 0x00286 },
329 { 36, 0x08804, 0x06225, 0x00287 },
330 { 40, 0x08804, 0x06226, 0x00287 },
331 { 44, 0x08804, 0x06227, 0x00287 },
332 { 48, 0x08804, 0x06228, 0x00287 },
333 { 52, 0x08804, 0x06229, 0x00287 },
334 { 56, 0x08804, 0x0622a, 0x00287 },
335 { 60, 0x08804, 0x0622b, 0x00287 },
336 { 64, 0x08804, 0x0622c, 0x00287 },
338 { 100, 0x08804, 0x02200, 0x00283 },
339 { 104, 0x08804, 0x02201, 0x00283 },
340 { 108, 0x08804, 0x02202, 0x00283 },
341 { 112, 0x08804, 0x02203, 0x00283 },
342 { 116, 0x08804, 0x02204, 0x00283 },
343 { 120, 0x08804, 0x02205, 0x00283 },
344 { 124, 0x08804, 0x02206, 0x00283 },
345 { 128, 0x08804, 0x02207, 0x00283 },
346 { 132, 0x08804, 0x02208, 0x00283 },
347 { 136, 0x08804, 0x02209, 0x00283 },
348 { 140, 0x08804, 0x0220a, 0x00283 },
350 { 149, 0x08808, 0x02429, 0x00281 },
351 { 153, 0x08808, 0x0242b, 0x00281 },
352 { 157, 0x08808, 0x0242d, 0x00281 },
353 { 161, 0x08808, 0x0242f, 0x00281 }
356 static const struct usb_config ural_config[URAL_N_TRANSFER] = {
359 .endpoint = UE_ADDR_ANY,
360 .direction = UE_DIR_OUT,
361 .bufsize = (RAL_FRAME_SIZE + RAL_TX_DESC_SIZE + 4),
362 .flags = {.pipe_bof = 1,.force_short_xfer = 1,},
363 .callback = ural_bulk_write_callback,
364 .timeout = 5000, /* ms */
368 .endpoint = UE_ADDR_ANY,
369 .direction = UE_DIR_IN,
370 .bufsize = (RAL_FRAME_SIZE + RAL_RX_DESC_SIZE),
371 .flags = {.pipe_bof = 1,.short_xfer_ok = 1,},
372 .callback = ural_bulk_read_callback,
376 static device_probe_t ural_match;
377 static device_attach_t ural_attach;
378 static device_detach_t ural_detach;
380 static device_method_t ural_methods[] = {
381 /* Device interface */
382 DEVMETHOD(device_probe, ural_match),
383 DEVMETHOD(device_attach, ural_attach),
384 DEVMETHOD(device_detach, ural_detach),
389 static driver_t ural_driver = {
391 .methods = ural_methods,
392 .size = sizeof(struct ural_softc),
395 static devclass_t ural_devclass;
397 DRIVER_MODULE(ural, uhub, ural_driver, ural_devclass, NULL, NULL);
398 MODULE_DEPEND(ural, usb, 1, 1, 1);
399 MODULE_DEPEND(ural, wlan, 1, 1, 1);
400 MODULE_VERSION(ural, 1);
403 ural_match(device_t self)
405 struct usb_attach_arg *uaa = device_get_ivars(self);
407 if (uaa->usb_mode != USB_MODE_HOST)
409 if (uaa->info.bConfigIndex != 0)
411 if (uaa->info.bIfaceIndex != RAL_IFACE_INDEX)
414 return (usbd_lookup_id_by_uaa(ural_devs, sizeof(ural_devs), uaa));
418 ural_attach(device_t self)
420 struct usb_attach_arg *uaa = device_get_ivars(self);
421 struct ural_softc *sc = device_get_softc(self);
423 struct ieee80211com *ic;
424 uint8_t iface_index, bands;
427 device_set_usb_desc(self);
428 sc->sc_udev = uaa->device;
431 mtx_init(&sc->sc_mtx, device_get_nameunit(self),
432 MTX_NETWORK_LOCK, MTX_DEF);
434 iface_index = RAL_IFACE_INDEX;
435 error = usbd_transfer_setup(uaa->device,
436 &iface_index, sc->sc_xfer, ural_config,
437 URAL_N_TRANSFER, sc, &sc->sc_mtx);
439 device_printf(self, "could not allocate USB transfers, "
440 "err=%s\n", usbd_errstr(error));
445 /* retrieve RT2570 rev. no */
446 sc->asic_rev = ural_read(sc, RAL_MAC_CSR0);
448 /* retrieve MAC address and various other things from EEPROM */
449 ural_read_eeprom(sc);
452 device_printf(self, "MAC/BBP RT2570 (rev 0x%02x), RF %s\n",
453 sc->asic_rev, ural_get_rf(sc->rf_rev));
455 ifp = sc->sc_ifp = if_alloc(IFT_IEEE80211);
457 device_printf(sc->sc_dev, "can not if_alloc()\n");
463 if_initname(ifp, "ural", device_get_unit(sc->sc_dev));
464 ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
465 ifp->if_init = ural_init;
466 ifp->if_ioctl = ural_ioctl;
467 ifp->if_start = ural_start;
468 IFQ_SET_MAXLEN(&ifp->if_snd, ifqmaxlen);
469 ifp->if_snd.ifq_drv_maxlen = ifqmaxlen;
470 IFQ_SET_READY(&ifp->if_snd);
473 ic->ic_phytype = IEEE80211_T_OFDM; /* not only, but not used */
475 /* set device capabilities */
477 IEEE80211_C_STA /* station mode supported */
478 | IEEE80211_C_IBSS /* IBSS mode supported */
479 | IEEE80211_C_MONITOR /* monitor mode supported */
480 | IEEE80211_C_HOSTAP /* HostAp mode supported */
481 | IEEE80211_C_TXPMGT /* tx power management */
482 | IEEE80211_C_SHPREAMBLE /* short preamble supported */
483 | IEEE80211_C_SHSLOT /* short slot time supported */
484 | IEEE80211_C_BGSCAN /* bg scanning supported */
485 | IEEE80211_C_WPA /* 802.11i */
489 setbit(&bands, IEEE80211_MODE_11B);
490 setbit(&bands, IEEE80211_MODE_11G);
491 if (sc->rf_rev == RAL_RF_5222)
492 setbit(&bands, IEEE80211_MODE_11A);
493 ieee80211_init_channels(ic, NULL, &bands);
495 ieee80211_ifattach(ic, sc->sc_bssid);
496 ic->ic_update_promisc = ural_update_promisc;
497 ic->ic_raw_xmit = ural_raw_xmit;
498 ic->ic_scan_start = ural_scan_start;
499 ic->ic_scan_end = ural_scan_end;
500 ic->ic_set_channel = ural_set_channel;
502 ic->ic_vap_create = ural_vap_create;
503 ic->ic_vap_delete = ural_vap_delete;
505 ieee80211_radiotap_attach(ic,
506 &sc->sc_txtap.wt_ihdr, sizeof(sc->sc_txtap),
507 RAL_TX_RADIOTAP_PRESENT,
508 &sc->sc_rxtap.wr_ihdr, sizeof(sc->sc_rxtap),
509 RAL_RX_RADIOTAP_PRESENT);
512 ieee80211_announce(ic);
518 return (ENXIO); /* failure */
522 ural_detach(device_t self)
524 struct ural_softc *sc = device_get_softc(self);
525 struct ifnet *ifp = sc->sc_ifp;
526 struct ieee80211com *ic;
528 /* stop all USB transfers */
529 usbd_transfer_unsetup(sc->sc_xfer, URAL_N_TRANSFER);
531 /* free TX list, if any */
533 ural_unsetup_tx_list(sc);
538 ieee80211_ifdetach(ic);
541 mtx_destroy(&sc->sc_mtx);
547 ural_do_request(struct ural_softc *sc,
548 struct usb_device_request *req, void *data)
554 err = usbd_do_request_flags(sc->sc_udev, &sc->sc_mtx,
555 req, data, 0, NULL, 250 /* ms */);
559 DPRINTFN(1, "Control request failed, %s (retrying)\n",
561 if (ural_pause(sc, hz / 100))
567 static struct ieee80211vap *
568 ural_vap_create(struct ieee80211com *ic, const char name[IFNAMSIZ], int unit,
569 enum ieee80211_opmode opmode, int flags,
570 const uint8_t bssid[IEEE80211_ADDR_LEN],
571 const uint8_t mac[IEEE80211_ADDR_LEN])
573 struct ural_softc *sc = ic->ic_ifp->if_softc;
574 struct ural_vap *uvp;
575 struct ieee80211vap *vap;
577 if (!TAILQ_EMPTY(&ic->ic_vaps)) /* only one at a time */
579 uvp = (struct ural_vap *) malloc(sizeof(struct ural_vap),
580 M_80211_VAP, M_WAITOK | M_ZERO);
584 /* enable s/w bmiss handling for sta mode */
585 ieee80211_vap_setup(ic, vap, name, unit, opmode,
586 flags | IEEE80211_CLONE_NOBEACONS, bssid, mac);
588 /* override state transition machine */
589 uvp->newstate = vap->iv_newstate;
590 vap->iv_newstate = ural_newstate;
592 usb_callout_init_mtx(&uvp->ratectl_ch, &sc->sc_mtx, 0);
593 TASK_INIT(&uvp->ratectl_task, 0, ural_ratectl_task, uvp);
594 ieee80211_ratectl_init(vap);
595 ieee80211_ratectl_setinterval(vap, 1000 /* 1 sec */);
598 ieee80211_vap_attach(vap, ieee80211_media_change, ieee80211_media_status);
599 ic->ic_opmode = opmode;
604 ural_vap_delete(struct ieee80211vap *vap)
606 struct ural_vap *uvp = URAL_VAP(vap);
607 struct ieee80211com *ic = vap->iv_ic;
609 usb_callout_drain(&uvp->ratectl_ch);
610 ieee80211_draintask(ic, &uvp->ratectl_task);
611 ieee80211_ratectl_deinit(vap);
612 ieee80211_vap_detach(vap);
613 free(uvp, M_80211_VAP);
617 ural_tx_free(struct ural_tx_data *data, int txerr)
619 struct ural_softc *sc = data->sc;
621 if (data->m != NULL) {
622 if (data->m->m_flags & M_TXCB)
623 ieee80211_process_callback(data->ni, data->m,
624 txerr ? ETIMEDOUT : 0);
628 ieee80211_free_node(data->ni);
631 STAILQ_INSERT_TAIL(&sc->tx_free, data, next);
636 ural_setup_tx_list(struct ural_softc *sc)
638 struct ural_tx_data *data;
642 STAILQ_INIT(&sc->tx_q);
643 STAILQ_INIT(&sc->tx_free);
645 for (i = 0; i < RAL_TX_LIST_COUNT; i++) {
646 data = &sc->tx_data[i];
649 STAILQ_INSERT_TAIL(&sc->tx_free, data, next);
655 ural_unsetup_tx_list(struct ural_softc *sc)
657 struct ural_tx_data *data;
660 /* make sure any subsequent use of the queues will fail */
662 STAILQ_INIT(&sc->tx_q);
663 STAILQ_INIT(&sc->tx_free);
665 /* free up all node references and mbufs */
666 for (i = 0; i < RAL_TX_LIST_COUNT; i++) {
667 data = &sc->tx_data[i];
669 if (data->m != NULL) {
673 if (data->ni != NULL) {
674 ieee80211_free_node(data->ni);
681 ural_newstate(struct ieee80211vap *vap, enum ieee80211_state nstate, int arg)
683 struct ural_vap *uvp = URAL_VAP(vap);
684 struct ieee80211com *ic = vap->iv_ic;
685 struct ural_softc *sc = ic->ic_ifp->if_softc;
686 const struct ieee80211_txparam *tp;
687 struct ieee80211_node *ni;
690 DPRINTF("%s -> %s\n",
691 ieee80211_state_name[vap->iv_state],
692 ieee80211_state_name[nstate]);
694 IEEE80211_UNLOCK(ic);
696 usb_callout_stop(&uvp->ratectl_ch);
699 case IEEE80211_S_INIT:
700 if (vap->iv_state == IEEE80211_S_RUN) {
701 /* abort TSF synchronization */
702 ural_write(sc, RAL_TXRX_CSR19, 0);
704 /* force tx led to stop blinking */
705 ural_write(sc, RAL_MAC_CSR20, 0);
709 case IEEE80211_S_RUN:
710 ni = ieee80211_ref_node(vap->iv_bss);
712 if (vap->iv_opmode != IEEE80211_M_MONITOR) {
713 ural_update_slot(ic->ic_ifp);
714 ural_set_txpreamble(sc);
715 ural_set_basicrates(sc, ic->ic_bsschan);
716 IEEE80211_ADDR_COPY(sc->sc_bssid, ni->ni_bssid);
717 ural_set_bssid(sc, sc->sc_bssid);
720 if (vap->iv_opmode == IEEE80211_M_HOSTAP ||
721 vap->iv_opmode == IEEE80211_M_IBSS) {
722 m = ieee80211_beacon_alloc(ni, &uvp->bo);
724 device_printf(sc->sc_dev,
725 "could not allocate beacon\n");
728 ieee80211_free_node(ni);
731 ieee80211_ref_node(ni);
732 if (ural_tx_bcn(sc, m, ni) != 0) {
733 device_printf(sc->sc_dev,
734 "could not send beacon\n");
737 ieee80211_free_node(ni);
742 /* make tx led blink on tx (controlled by ASIC) */
743 ural_write(sc, RAL_MAC_CSR20, 1);
745 if (vap->iv_opmode != IEEE80211_M_MONITOR)
746 ural_enable_tsf_sync(sc);
750 /* enable automatic rate adaptation */
751 /* XXX should use ic_bsschan but not valid until after newstate call below */
752 tp = &vap->iv_txparms[ieee80211_chan2mode(ic->ic_curchan)];
753 if (tp->ucastrate == IEEE80211_FIXED_RATE_NONE)
754 ural_ratectl_start(sc, ni);
755 ieee80211_free_node(ni);
763 return (uvp->newstate(vap, nstate, arg));
768 ural_bulk_write_callback(struct usb_xfer *xfer, usb_error_t error)
770 struct ural_softc *sc = usbd_xfer_softc(xfer);
771 struct ifnet *ifp = sc->sc_ifp;
772 struct ieee80211vap *vap;
773 struct ural_tx_data *data;
775 struct usb_page_cache *pc;
778 usbd_xfer_status(xfer, &len, NULL, NULL, NULL);
780 switch (USB_GET_STATE(xfer)) {
781 case USB_ST_TRANSFERRED:
782 DPRINTFN(11, "transfer complete, %d bytes\n", len);
785 data = usbd_xfer_get_priv(xfer);
786 ural_tx_free(data, 0);
787 usbd_xfer_set_priv(xfer, NULL);
790 ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
795 data = STAILQ_FIRST(&sc->tx_q);
797 STAILQ_REMOVE_HEAD(&sc->tx_q, next);
800 if (m->m_pkthdr.len > (RAL_FRAME_SIZE + RAL_TX_DESC_SIZE)) {
801 DPRINTFN(0, "data overflow, %u bytes\n",
803 m->m_pkthdr.len = (RAL_FRAME_SIZE + RAL_TX_DESC_SIZE);
805 pc = usbd_xfer_get_frame(xfer, 0);
806 usbd_copy_in(pc, 0, &data->desc, RAL_TX_DESC_SIZE);
807 usbd_m_copy_in(pc, RAL_TX_DESC_SIZE, m, 0,
810 vap = data->ni->ni_vap;
811 if (ieee80211_radiotap_active_vap(vap)) {
812 struct ural_tx_radiotap_header *tap = &sc->sc_txtap;
815 tap->wt_rate = data->rate;
816 tap->wt_antenna = sc->tx_ant;
818 ieee80211_radiotap_tx(vap, m);
821 /* xfer length needs to be a multiple of two! */
822 len = (RAL_TX_DESC_SIZE + m->m_pkthdr.len + 1) & ~1;
826 DPRINTFN(11, "sending frame len=%u xferlen=%u\n",
827 m->m_pkthdr.len, len);
829 usbd_xfer_set_frame_len(xfer, 0, len);
830 usbd_xfer_set_priv(xfer, data);
832 usbd_transfer_submit(xfer);
840 DPRINTFN(11, "transfer error, %s\n",
844 data = usbd_xfer_get_priv(xfer);
846 ural_tx_free(data, error);
847 usbd_xfer_set_priv(xfer, NULL);
850 if (error == USB_ERR_STALLED) {
851 /* try to clear stall first */
852 usbd_xfer_set_stall(xfer);
855 if (error == USB_ERR_TIMEOUT)
856 device_printf(sc->sc_dev, "device timeout\n");
862 ural_bulk_read_callback(struct usb_xfer *xfer, usb_error_t error)
864 struct ural_softc *sc = usbd_xfer_softc(xfer);
865 struct ifnet *ifp = sc->sc_ifp;
866 struct ieee80211com *ic = ifp->if_l2com;
867 struct ieee80211_node *ni;
868 struct mbuf *m = NULL;
869 struct usb_page_cache *pc;
871 int8_t rssi = 0, nf = 0;
874 usbd_xfer_status(xfer, &len, NULL, NULL, NULL);
876 switch (USB_GET_STATE(xfer)) {
877 case USB_ST_TRANSFERRED:
879 DPRINTFN(15, "rx done, actlen=%d\n", len);
881 if (len < RAL_RX_DESC_SIZE + IEEE80211_MIN_LEN) {
882 DPRINTF("%s: xfer too short %d\n",
883 device_get_nameunit(sc->sc_dev), len);
888 len -= RAL_RX_DESC_SIZE;
889 /* rx descriptor is located at the end */
890 pc = usbd_xfer_get_frame(xfer, 0);
891 usbd_copy_out(pc, len, &sc->sc_rx_desc, RAL_RX_DESC_SIZE);
893 rssi = URAL_RSSI(sc->sc_rx_desc.rssi);
894 nf = RAL_NOISE_FLOOR;
895 flags = le32toh(sc->sc_rx_desc.flags);
896 if (flags & (RAL_RX_PHY_ERROR | RAL_RX_CRC_ERROR)) {
898 * This should not happen since we did not
899 * request to receive those frames when we
900 * filled RAL_TXRX_CSR2:
902 DPRINTFN(5, "PHY or CRC error\n");
907 m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
909 DPRINTF("could not allocate mbuf\n");
913 usbd_copy_out(pc, 0, mtod(m, uint8_t *), len);
916 m->m_pkthdr.rcvif = ifp;
917 m->m_pkthdr.len = m->m_len = (flags >> 16) & 0xfff;
919 if (ieee80211_radiotap_active(ic)) {
920 struct ural_rx_radiotap_header *tap = &sc->sc_rxtap;
924 tap->wr_rate = ieee80211_plcp2rate(sc->sc_rx_desc.rate,
925 (flags & RAL_RX_OFDM) ?
926 IEEE80211_T_OFDM : IEEE80211_T_CCK);
927 tap->wr_antenna = sc->rx_ant;
928 tap->wr_antsignal = nf + rssi;
929 tap->wr_antnoise = nf;
931 /* Strip trailing 802.11 MAC FCS. */
932 m_adj(m, -IEEE80211_CRC_LEN);
937 usbd_xfer_set_frame_len(xfer, 0, usbd_xfer_max_len(xfer));
938 usbd_transfer_submit(xfer);
941 * At the end of a USB callback it is always safe to unlock
942 * the private mutex of a device! That is why we do the
943 * "ieee80211_input" here, and not some lines up!
947 ni = ieee80211_find_rxnode(ic,
948 mtod(m, struct ieee80211_frame_min *));
950 (void) ieee80211_input(ni, m, rssi, nf);
951 ieee80211_free_node(ni);
953 (void) ieee80211_input_all(ic, m, rssi, nf);
955 if ((ifp->if_drv_flags & IFF_DRV_OACTIVE) == 0 &&
956 !IFQ_IS_EMPTY(&ifp->if_snd))
962 if (error != USB_ERR_CANCELLED) {
963 /* try to clear stall first */
964 usbd_xfer_set_stall(xfer);
972 ural_plcp_signal(int rate)
975 /* OFDM rates (cf IEEE Std 802.11a-1999, pp. 14 Table 80) */
983 case 108: return 0xc;
985 /* CCK rates (NB: not IEEE std, device-specific) */
991 return 0xff; /* XXX unsupported/unknown rate */
995 ural_setup_tx_desc(struct ural_softc *sc, struct ural_tx_desc *desc,
996 uint32_t flags, int len, int rate)
998 struct ifnet *ifp = sc->sc_ifp;
999 struct ieee80211com *ic = ifp->if_l2com;
1000 uint16_t plcp_length;
1003 desc->flags = htole32(flags);
1004 desc->flags |= htole32(RAL_TX_NEWSEQ);
1005 desc->flags |= htole32(len << 16);
1007 desc->wme = htole16(RAL_AIFSN(2) | RAL_LOGCWMIN(3) | RAL_LOGCWMAX(5));
1008 desc->wme |= htole16(RAL_IVOFFSET(sizeof (struct ieee80211_frame)));
1010 /* setup PLCP fields */
1011 desc->plcp_signal = ural_plcp_signal(rate);
1012 desc->plcp_service = 4;
1014 len += IEEE80211_CRC_LEN;
1015 if (ieee80211_rate2phytype(ic->ic_rt, rate) == IEEE80211_T_OFDM) {
1016 desc->flags |= htole32(RAL_TX_OFDM);
1018 plcp_length = len & 0xfff;
1019 desc->plcp_length_hi = plcp_length >> 6;
1020 desc->plcp_length_lo = plcp_length & 0x3f;
1022 plcp_length = (16 * len + rate - 1) / rate;
1024 remainder = (16 * len) % 22;
1025 if (remainder != 0 && remainder < 7)
1026 desc->plcp_service |= RAL_PLCP_LENGEXT;
1028 desc->plcp_length_hi = plcp_length >> 8;
1029 desc->plcp_length_lo = plcp_length & 0xff;
1031 if (rate != 2 && (ic->ic_flags & IEEE80211_F_SHPREAMBLE))
1032 desc->plcp_signal |= 0x08;
1039 #define RAL_TX_TIMEOUT 5000
1042 ural_tx_bcn(struct ural_softc *sc, struct mbuf *m0, struct ieee80211_node *ni)
1044 struct ieee80211vap *vap = ni->ni_vap;
1045 struct ieee80211com *ic = ni->ni_ic;
1046 struct ifnet *ifp = sc->sc_ifp;
1047 const struct ieee80211_txparam *tp;
1048 struct ural_tx_data *data;
1050 if (sc->tx_nfree == 0) {
1051 ifp->if_drv_flags |= IFF_DRV_OACTIVE;
1053 ieee80211_free_node(ni);
1056 data = STAILQ_FIRST(&sc->tx_free);
1057 STAILQ_REMOVE_HEAD(&sc->tx_free, next);
1059 tp = &vap->iv_txparms[ieee80211_chan2mode(ic->ic_bsschan)];
1063 data->rate = tp->mgmtrate;
1065 ural_setup_tx_desc(sc, &data->desc,
1066 RAL_TX_IFS_NEWBACKOFF | RAL_TX_TIMESTAMP, m0->m_pkthdr.len,
1069 DPRINTFN(10, "sending beacon frame len=%u rate=%u\n",
1070 m0->m_pkthdr.len, tp->mgmtrate);
1072 STAILQ_INSERT_TAIL(&sc->tx_q, data, next);
1073 usbd_transfer_start(sc->sc_xfer[URAL_BULK_WR]);
1079 ural_tx_mgt(struct ural_softc *sc, struct mbuf *m0, struct ieee80211_node *ni)
1081 struct ieee80211vap *vap = ni->ni_vap;
1082 struct ieee80211com *ic = ni->ni_ic;
1083 const struct ieee80211_txparam *tp;
1084 struct ural_tx_data *data;
1085 struct ieee80211_frame *wh;
1086 struct ieee80211_key *k;
1090 RAL_LOCK_ASSERT(sc, MA_OWNED);
1092 data = STAILQ_FIRST(&sc->tx_free);
1093 STAILQ_REMOVE_HEAD(&sc->tx_free, next);
1096 tp = &vap->iv_txparms[ieee80211_chan2mode(ic->ic_curchan)];
1098 wh = mtod(m0, struct ieee80211_frame *);
1099 if (wh->i_fc[1] & IEEE80211_FC1_WEP) {
1100 k = ieee80211_crypto_encap(ni, m0);
1105 wh = mtod(m0, struct ieee80211_frame *);
1110 data->rate = tp->mgmtrate;
1113 if (!IEEE80211_IS_MULTICAST(wh->i_addr1)) {
1114 flags |= RAL_TX_ACK;
1116 dur = ieee80211_ack_duration(ic->ic_rt, tp->mgmtrate,
1117 ic->ic_flags & IEEE80211_F_SHPREAMBLE);
1118 *(uint16_t *)wh->i_dur = htole16(dur);
1120 /* tell hardware to add timestamp for probe responses */
1121 if ((wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) ==
1122 IEEE80211_FC0_TYPE_MGT &&
1123 (wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK) ==
1124 IEEE80211_FC0_SUBTYPE_PROBE_RESP)
1125 flags |= RAL_TX_TIMESTAMP;
1128 ural_setup_tx_desc(sc, &data->desc, flags, m0->m_pkthdr.len, tp->mgmtrate);
1130 DPRINTFN(10, "sending mgt frame len=%u rate=%u\n",
1131 m0->m_pkthdr.len, tp->mgmtrate);
1133 STAILQ_INSERT_TAIL(&sc->tx_q, data, next);
1134 usbd_transfer_start(sc->sc_xfer[URAL_BULK_WR]);
1140 ural_sendprot(struct ural_softc *sc,
1141 const struct mbuf *m, struct ieee80211_node *ni, int prot, int rate)
1143 struct ieee80211com *ic = ni->ni_ic;
1144 const struct ieee80211_frame *wh;
1145 struct ural_tx_data *data;
1147 int protrate, ackrate, pktlen, flags, isshort;
1150 KASSERT(prot == IEEE80211_PROT_RTSCTS || prot == IEEE80211_PROT_CTSONLY,
1151 ("protection %d", prot));
1153 wh = mtod(m, const struct ieee80211_frame *);
1154 pktlen = m->m_pkthdr.len + IEEE80211_CRC_LEN;
1156 protrate = ieee80211_ctl_rate(ic->ic_rt, rate);
1157 ackrate = ieee80211_ack_rate(ic->ic_rt, rate);
1159 isshort = (ic->ic_flags & IEEE80211_F_SHPREAMBLE) != 0;
1160 dur = ieee80211_compute_duration(ic->ic_rt, pktlen, rate, isshort)
1161 + ieee80211_ack_duration(ic->ic_rt, rate, isshort);
1162 flags = RAL_TX_RETRY(7);
1163 if (prot == IEEE80211_PROT_RTSCTS) {
1164 /* NB: CTS is the same size as an ACK */
1165 dur += ieee80211_ack_duration(ic->ic_rt, rate, isshort);
1166 flags |= RAL_TX_ACK;
1167 mprot = ieee80211_alloc_rts(ic, wh->i_addr1, wh->i_addr2, dur);
1169 mprot = ieee80211_alloc_cts(ic, ni->ni_vap->iv_myaddr, dur);
1171 if (mprot == NULL) {
1172 /* XXX stat + msg */
1175 data = STAILQ_FIRST(&sc->tx_free);
1176 STAILQ_REMOVE_HEAD(&sc->tx_free, next);
1180 data->ni = ieee80211_ref_node(ni);
1181 data->rate = protrate;
1182 ural_setup_tx_desc(sc, &data->desc, flags, mprot->m_pkthdr.len, protrate);
1184 STAILQ_INSERT_TAIL(&sc->tx_q, data, next);
1185 usbd_transfer_start(sc->sc_xfer[URAL_BULK_WR]);
1191 ural_tx_raw(struct ural_softc *sc, struct mbuf *m0, struct ieee80211_node *ni,
1192 const struct ieee80211_bpf_params *params)
1194 struct ieee80211com *ic = ni->ni_ic;
1195 struct ural_tx_data *data;
1200 RAL_LOCK_ASSERT(sc, MA_OWNED);
1201 KASSERT(params != NULL, ("no raw xmit params"));
1203 rate = params->ibp_rate0;
1204 if (!ieee80211_isratevalid(ic->ic_rt, rate)) {
1209 if ((params->ibp_flags & IEEE80211_BPF_NOACK) == 0)
1210 flags |= RAL_TX_ACK;
1211 if (params->ibp_flags & (IEEE80211_BPF_RTS|IEEE80211_BPF_CTS)) {
1212 error = ural_sendprot(sc, m0, ni,
1213 params->ibp_flags & IEEE80211_BPF_RTS ?
1214 IEEE80211_PROT_RTSCTS : IEEE80211_PROT_CTSONLY,
1216 if (error || sc->tx_nfree == 0) {
1220 flags |= RAL_TX_IFS_SIFS;
1223 data = STAILQ_FIRST(&sc->tx_free);
1224 STAILQ_REMOVE_HEAD(&sc->tx_free, next);
1231 /* XXX need to setup descriptor ourself */
1232 ural_setup_tx_desc(sc, &data->desc, flags, m0->m_pkthdr.len, rate);
1234 DPRINTFN(10, "sending raw frame len=%u rate=%u\n",
1235 m0->m_pkthdr.len, rate);
1237 STAILQ_INSERT_TAIL(&sc->tx_q, data, next);
1238 usbd_transfer_start(sc->sc_xfer[URAL_BULK_WR]);
1244 ural_tx_data(struct ural_softc *sc, struct mbuf *m0, struct ieee80211_node *ni)
1246 struct ieee80211vap *vap = ni->ni_vap;
1247 struct ieee80211com *ic = ni->ni_ic;
1248 struct ural_tx_data *data;
1249 struct ieee80211_frame *wh;
1250 const struct ieee80211_txparam *tp;
1251 struct ieee80211_key *k;
1256 RAL_LOCK_ASSERT(sc, MA_OWNED);
1258 wh = mtod(m0, struct ieee80211_frame *);
1260 tp = &vap->iv_txparms[ieee80211_chan2mode(ni->ni_chan)];
1261 if (IEEE80211_IS_MULTICAST(wh->i_addr1))
1262 rate = tp->mcastrate;
1263 else if (tp->ucastrate != IEEE80211_FIXED_RATE_NONE)
1264 rate = tp->ucastrate;
1266 rate = ni->ni_txrate;
1268 if (wh->i_fc[1] & IEEE80211_FC1_WEP) {
1269 k = ieee80211_crypto_encap(ni, m0);
1274 /* packet header may have moved, reset our local pointer */
1275 wh = mtod(m0, struct ieee80211_frame *);
1278 if (!IEEE80211_IS_MULTICAST(wh->i_addr1)) {
1279 int prot = IEEE80211_PROT_NONE;
1280 if (m0->m_pkthdr.len + IEEE80211_CRC_LEN > vap->iv_rtsthreshold)
1281 prot = IEEE80211_PROT_RTSCTS;
1282 else if ((ic->ic_flags & IEEE80211_F_USEPROT) &&
1283 ieee80211_rate2phytype(ic->ic_rt, rate) == IEEE80211_T_OFDM)
1284 prot = ic->ic_protmode;
1285 if (prot != IEEE80211_PROT_NONE) {
1286 error = ural_sendprot(sc, m0, ni, prot, rate);
1287 if (error || sc->tx_nfree == 0) {
1291 flags |= RAL_TX_IFS_SIFS;
1295 data = STAILQ_FIRST(&sc->tx_free);
1296 STAILQ_REMOVE_HEAD(&sc->tx_free, next);
1303 if (!IEEE80211_IS_MULTICAST(wh->i_addr1)) {
1304 flags |= RAL_TX_ACK;
1305 flags |= RAL_TX_RETRY(7);
1307 dur = ieee80211_ack_duration(ic->ic_rt, rate,
1308 ic->ic_flags & IEEE80211_F_SHPREAMBLE);
1309 *(uint16_t *)wh->i_dur = htole16(dur);
1312 ural_setup_tx_desc(sc, &data->desc, flags, m0->m_pkthdr.len, rate);
1314 DPRINTFN(10, "sending data frame len=%u rate=%u\n",
1315 m0->m_pkthdr.len, rate);
1317 STAILQ_INSERT_TAIL(&sc->tx_q, data, next);
1318 usbd_transfer_start(sc->sc_xfer[URAL_BULK_WR]);
1324 ural_start(struct ifnet *ifp)
1326 struct ural_softc *sc = ifp->if_softc;
1327 struct ieee80211_node *ni;
1331 if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
1336 IFQ_DRV_DEQUEUE(&ifp->if_snd, m);
1339 if (sc->tx_nfree < RAL_TX_MINFREE) {
1340 IFQ_DRV_PREPEND(&ifp->if_snd, m);
1341 ifp->if_drv_flags |= IFF_DRV_OACTIVE;
1344 ni = (struct ieee80211_node *) m->m_pkthdr.rcvif;
1345 if (ural_tx_data(sc, m, ni) != 0) {
1346 ieee80211_free_node(ni);
1355 ural_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
1357 struct ural_softc *sc = ifp->if_softc;
1358 struct ieee80211com *ic = ifp->if_l2com;
1359 struct ifreq *ifr = (struct ifreq *) data;
1360 int error = 0, startall = 0;
1365 if (ifp->if_flags & IFF_UP) {
1366 if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
1367 ural_init_locked(sc);
1370 ural_setpromisc(sc);
1372 if (ifp->if_drv_flags & IFF_DRV_RUNNING)
1377 ieee80211_start_all(ic);
1381 error = ifmedia_ioctl(ifp, ifr, &ic->ic_media, cmd);
1384 error = ether_ioctl(ifp, cmd, data);
1391 ural_set_testmode(struct ural_softc *sc)
1393 struct usb_device_request req;
1396 req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
1397 req.bRequest = RAL_VENDOR_REQUEST;
1398 USETW(req.wValue, 4);
1399 USETW(req.wIndex, 1);
1400 USETW(req.wLength, 0);
1402 error = ural_do_request(sc, &req, NULL);
1404 device_printf(sc->sc_dev, "could not set test mode: %s\n",
1405 usbd_errstr(error));
1410 ural_eeprom_read(struct ural_softc *sc, uint16_t addr, void *buf, int len)
1412 struct usb_device_request req;
1415 req.bmRequestType = UT_READ_VENDOR_DEVICE;
1416 req.bRequest = RAL_READ_EEPROM;
1417 USETW(req.wValue, 0);
1418 USETW(req.wIndex, addr);
1419 USETW(req.wLength, len);
1421 error = ural_do_request(sc, &req, buf);
1423 device_printf(sc->sc_dev, "could not read EEPROM: %s\n",
1424 usbd_errstr(error));
1429 ural_read(struct ural_softc *sc, uint16_t reg)
1431 struct usb_device_request req;
1435 req.bmRequestType = UT_READ_VENDOR_DEVICE;
1436 req.bRequest = RAL_READ_MAC;
1437 USETW(req.wValue, 0);
1438 USETW(req.wIndex, reg);
1439 USETW(req.wLength, sizeof (uint16_t));
1441 error = ural_do_request(sc, &req, &val);
1443 device_printf(sc->sc_dev, "could not read MAC register: %s\n",
1444 usbd_errstr(error));
1448 return le16toh(val);
1452 ural_read_multi(struct ural_softc *sc, uint16_t reg, void *buf, int len)
1454 struct usb_device_request req;
1457 req.bmRequestType = UT_READ_VENDOR_DEVICE;
1458 req.bRequest = RAL_READ_MULTI_MAC;
1459 USETW(req.wValue, 0);
1460 USETW(req.wIndex, reg);
1461 USETW(req.wLength, len);
1463 error = ural_do_request(sc, &req, buf);
1465 device_printf(sc->sc_dev, "could not read MAC register: %s\n",
1466 usbd_errstr(error));
1471 ural_write(struct ural_softc *sc, uint16_t reg, uint16_t val)
1473 struct usb_device_request req;
1476 req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
1477 req.bRequest = RAL_WRITE_MAC;
1478 USETW(req.wValue, val);
1479 USETW(req.wIndex, reg);
1480 USETW(req.wLength, 0);
1482 error = ural_do_request(sc, &req, NULL);
1484 device_printf(sc->sc_dev, "could not write MAC register: %s\n",
1485 usbd_errstr(error));
1490 ural_write_multi(struct ural_softc *sc, uint16_t reg, void *buf, int len)
1492 struct usb_device_request req;
1495 req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
1496 req.bRequest = RAL_WRITE_MULTI_MAC;
1497 USETW(req.wValue, 0);
1498 USETW(req.wIndex, reg);
1499 USETW(req.wLength, len);
1501 error = ural_do_request(sc, &req, buf);
1503 device_printf(sc->sc_dev, "could not write MAC register: %s\n",
1504 usbd_errstr(error));
1509 ural_bbp_write(struct ural_softc *sc, uint8_t reg, uint8_t val)
1514 for (ntries = 0; ntries < 100; ntries++) {
1515 if (!(ural_read(sc, RAL_PHY_CSR8) & RAL_BBP_BUSY))
1517 if (ural_pause(sc, hz / 100))
1520 if (ntries == 100) {
1521 device_printf(sc->sc_dev, "could not write to BBP\n");
1525 tmp = reg << 8 | val;
1526 ural_write(sc, RAL_PHY_CSR7, tmp);
1530 ural_bbp_read(struct ural_softc *sc, uint8_t reg)
1535 val = RAL_BBP_WRITE | reg << 8;
1536 ural_write(sc, RAL_PHY_CSR7, val);
1538 for (ntries = 0; ntries < 100; ntries++) {
1539 if (!(ural_read(sc, RAL_PHY_CSR8) & RAL_BBP_BUSY))
1541 if (ural_pause(sc, hz / 100))
1544 if (ntries == 100) {
1545 device_printf(sc->sc_dev, "could not read BBP\n");
1549 return ural_read(sc, RAL_PHY_CSR7) & 0xff;
1553 ural_rf_write(struct ural_softc *sc, uint8_t reg, uint32_t val)
1558 for (ntries = 0; ntries < 100; ntries++) {
1559 if (!(ural_read(sc, RAL_PHY_CSR10) & RAL_RF_LOBUSY))
1561 if (ural_pause(sc, hz / 100))
1564 if (ntries == 100) {
1565 device_printf(sc->sc_dev, "could not write to RF\n");
1569 tmp = RAL_RF_BUSY | RAL_RF_20BIT | (val & 0xfffff) << 2 | (reg & 0x3);
1570 ural_write(sc, RAL_PHY_CSR9, tmp & 0xffff);
1571 ural_write(sc, RAL_PHY_CSR10, tmp >> 16);
1573 /* remember last written value in sc */
1574 sc->rf_regs[reg] = val;
1576 DPRINTFN(15, "RF R[%u] <- 0x%05x\n", reg & 0x3, val & 0xfffff);
1580 ural_scan_start(struct ieee80211com *ic)
1582 struct ifnet *ifp = ic->ic_ifp;
1583 struct ural_softc *sc = ifp->if_softc;
1586 ural_write(sc, RAL_TXRX_CSR19, 0);
1587 ural_set_bssid(sc, ifp->if_broadcastaddr);
1592 ural_scan_end(struct ieee80211com *ic)
1594 struct ural_softc *sc = ic->ic_ifp->if_softc;
1597 ural_enable_tsf_sync(sc);
1598 ural_set_bssid(sc, sc->sc_bssid);
1604 ural_set_channel(struct ieee80211com *ic)
1606 struct ural_softc *sc = ic->ic_ifp->if_softc;
1609 ural_set_chan(sc, ic->ic_curchan);
1614 ural_set_chan(struct ural_softc *sc, struct ieee80211_channel *c)
1616 struct ifnet *ifp = sc->sc_ifp;
1617 struct ieee80211com *ic = ifp->if_l2com;
1621 chan = ieee80211_chan2ieee(ic, c);
1622 if (chan == 0 || chan == IEEE80211_CHAN_ANY)
1625 if (IEEE80211_IS_CHAN_2GHZ(c))
1626 power = min(sc->txpow[chan - 1], 31);
1630 /* adjust txpower using ifconfig settings */
1631 power -= (100 - ic->ic_txpowlimit) / 8;
1633 DPRINTFN(2, "setting channel to %u, txpower to %u\n", chan, power);
1635 switch (sc->rf_rev) {
1637 ural_rf_write(sc, RAL_RF1, 0x00814);
1638 ural_rf_write(sc, RAL_RF2, ural_rf2522_r2[chan - 1]);
1639 ural_rf_write(sc, RAL_RF3, power << 7 | 0x00040);
1643 ural_rf_write(sc, RAL_RF1, 0x08804);
1644 ural_rf_write(sc, RAL_RF2, ural_rf2523_r2[chan - 1]);
1645 ural_rf_write(sc, RAL_RF3, power << 7 | 0x38044);
1646 ural_rf_write(sc, RAL_RF4, (chan == 14) ? 0x00280 : 0x00286);
1650 ural_rf_write(sc, RAL_RF1, 0x0c808);
1651 ural_rf_write(sc, RAL_RF2, ural_rf2524_r2[chan - 1]);
1652 ural_rf_write(sc, RAL_RF3, power << 7 | 0x00040);
1653 ural_rf_write(sc, RAL_RF4, (chan == 14) ? 0x00280 : 0x00286);
1657 ural_rf_write(sc, RAL_RF1, 0x08808);
1658 ural_rf_write(sc, RAL_RF2, ural_rf2525_hi_r2[chan - 1]);
1659 ural_rf_write(sc, RAL_RF3, power << 7 | 0x18044);
1660 ural_rf_write(sc, RAL_RF4, (chan == 14) ? 0x00280 : 0x00286);
1662 ural_rf_write(sc, RAL_RF1, 0x08808);
1663 ural_rf_write(sc, RAL_RF2, ural_rf2525_r2[chan - 1]);
1664 ural_rf_write(sc, RAL_RF3, power << 7 | 0x18044);
1665 ural_rf_write(sc, RAL_RF4, (chan == 14) ? 0x00280 : 0x00286);
1669 ural_rf_write(sc, RAL_RF1, 0x08808);
1670 ural_rf_write(sc, RAL_RF2, ural_rf2525e_r2[chan - 1]);
1671 ural_rf_write(sc, RAL_RF3, power << 7 | 0x18044);
1672 ural_rf_write(sc, RAL_RF4, (chan == 14) ? 0x00286 : 0x00282);
1676 ural_rf_write(sc, RAL_RF2, ural_rf2526_hi_r2[chan - 1]);
1677 ural_rf_write(sc, RAL_RF4, (chan & 1) ? 0x00386 : 0x00381);
1678 ural_rf_write(sc, RAL_RF1, 0x08804);
1680 ural_rf_write(sc, RAL_RF2, ural_rf2526_r2[chan - 1]);
1681 ural_rf_write(sc, RAL_RF3, power << 7 | 0x18044);
1682 ural_rf_write(sc, RAL_RF4, (chan & 1) ? 0x00386 : 0x00381);
1687 for (i = 0; ural_rf5222[i].chan != chan; i++);
1689 ural_rf_write(sc, RAL_RF1, ural_rf5222[i].r1);
1690 ural_rf_write(sc, RAL_RF2, ural_rf5222[i].r2);
1691 ural_rf_write(sc, RAL_RF3, power << 7 | 0x00040);
1692 ural_rf_write(sc, RAL_RF4, ural_rf5222[i].r4);
1696 if (ic->ic_opmode != IEEE80211_M_MONITOR &&
1697 (ic->ic_flags & IEEE80211_F_SCAN) == 0) {
1698 /* set Japan filter bit for channel 14 */
1699 tmp = ural_bbp_read(sc, 70);
1701 tmp &= ~RAL_JAPAN_FILTER;
1703 tmp |= RAL_JAPAN_FILTER;
1705 ural_bbp_write(sc, 70, tmp);
1707 /* clear CRC errors */
1708 ural_read(sc, RAL_STA_CSR0);
1710 ural_pause(sc, hz / 100);
1711 ural_disable_rf_tune(sc);
1714 /* XXX doesn't belong here */
1715 /* update basic rate set */
1716 ural_set_basicrates(sc, c);
1718 /* give the hardware some time to do the switchover */
1719 ural_pause(sc, hz / 100);
1723 * Disable RF auto-tuning.
1726 ural_disable_rf_tune(struct ural_softc *sc)
1730 if (sc->rf_rev != RAL_RF_2523) {
1731 tmp = sc->rf_regs[RAL_RF1] & ~RAL_RF1_AUTOTUNE;
1732 ural_rf_write(sc, RAL_RF1, tmp);
1735 tmp = sc->rf_regs[RAL_RF3] & ~RAL_RF3_AUTOTUNE;
1736 ural_rf_write(sc, RAL_RF3, tmp);
1738 DPRINTFN(2, "disabling RF autotune\n");
1742 * Refer to IEEE Std 802.11-1999 pp. 123 for more information on TSF
1746 ural_enable_tsf_sync(struct ural_softc *sc)
1748 struct ifnet *ifp = sc->sc_ifp;
1749 struct ieee80211com *ic = ifp->if_l2com;
1750 struct ieee80211vap *vap = TAILQ_FIRST(&ic->ic_vaps);
1751 uint16_t logcwmin, preload, tmp;
1753 /* first, disable TSF synchronization */
1754 ural_write(sc, RAL_TXRX_CSR19, 0);
1756 tmp = (16 * vap->iv_bss->ni_intval) << 4;
1757 ural_write(sc, RAL_TXRX_CSR18, tmp);
1759 logcwmin = (ic->ic_opmode == IEEE80211_M_IBSS) ? 2 : 0;
1760 preload = (ic->ic_opmode == IEEE80211_M_IBSS) ? 320 : 6;
1761 tmp = logcwmin << 12 | preload;
1762 ural_write(sc, RAL_TXRX_CSR20, tmp);
1764 /* finally, enable TSF synchronization */
1765 tmp = RAL_ENABLE_TSF | RAL_ENABLE_TBCN;
1766 if (ic->ic_opmode == IEEE80211_M_STA)
1767 tmp |= RAL_ENABLE_TSF_SYNC(1);
1769 tmp |= RAL_ENABLE_TSF_SYNC(2) | RAL_ENABLE_BEACON_GENERATOR;
1770 ural_write(sc, RAL_TXRX_CSR19, tmp);
1772 DPRINTF("enabling TSF synchronization\n");
1776 ural_enable_tsf(struct ural_softc *sc)
1778 /* first, disable TSF synchronization */
1779 ural_write(sc, RAL_TXRX_CSR19, 0);
1780 ural_write(sc, RAL_TXRX_CSR19, RAL_ENABLE_TSF | RAL_ENABLE_TSF_SYNC(2));
1783 #define RAL_RXTX_TURNAROUND 5 /* us */
1785 ural_update_slot(struct ifnet *ifp)
1787 struct ural_softc *sc = ifp->if_softc;
1788 struct ieee80211com *ic = ifp->if_l2com;
1789 uint16_t slottime, sifs, eifs;
1791 slottime = (ic->ic_flags & IEEE80211_F_SHSLOT) ? 9 : 20;
1794 * These settings may sound a bit inconsistent but this is what the
1795 * reference driver does.
1797 if (ic->ic_curmode == IEEE80211_MODE_11B) {
1798 sifs = 16 - RAL_RXTX_TURNAROUND;
1801 sifs = 10 - RAL_RXTX_TURNAROUND;
1805 ural_write(sc, RAL_MAC_CSR10, slottime);
1806 ural_write(sc, RAL_MAC_CSR11, sifs);
1807 ural_write(sc, RAL_MAC_CSR12, eifs);
1811 ural_set_txpreamble(struct ural_softc *sc)
1813 struct ifnet *ifp = sc->sc_ifp;
1814 struct ieee80211com *ic = ifp->if_l2com;
1817 tmp = ural_read(sc, RAL_TXRX_CSR10);
1819 tmp &= ~RAL_SHORT_PREAMBLE;
1820 if (ic->ic_flags & IEEE80211_F_SHPREAMBLE)
1821 tmp |= RAL_SHORT_PREAMBLE;
1823 ural_write(sc, RAL_TXRX_CSR10, tmp);
1827 ural_set_basicrates(struct ural_softc *sc, const struct ieee80211_channel *c)
1829 /* XXX wrong, take from rate set */
1830 /* update basic rate set */
1831 if (IEEE80211_IS_CHAN_5GHZ(c)) {
1832 /* 11a basic rates: 6, 12, 24Mbps */
1833 ural_write(sc, RAL_TXRX_CSR11, 0x150);
1834 } else if (IEEE80211_IS_CHAN_ANYG(c)) {
1835 /* 11g basic rates: 1, 2, 5.5, 11, 6, 12, 24Mbps */
1836 ural_write(sc, RAL_TXRX_CSR11, 0x15f);
1838 /* 11b basic rates: 1, 2Mbps */
1839 ural_write(sc, RAL_TXRX_CSR11, 0x3);
1844 ural_set_bssid(struct ural_softc *sc, const uint8_t *bssid)
1848 char ethstr[ETHER_ADDRSTRLEN + 1];
1851 tmp = bssid[0] | bssid[1] << 8;
1852 ural_write(sc, RAL_MAC_CSR5, tmp);
1854 tmp = bssid[2] | bssid[3] << 8;
1855 ural_write(sc, RAL_MAC_CSR6, tmp);
1857 tmp = bssid[4] | bssid[5] << 8;
1858 ural_write(sc, RAL_MAC_CSR7, tmp);
1860 DPRINTF("setting BSSID to %s\n", kether_ntoa(bssid, ethstr));
1864 ural_set_macaddr(struct ural_softc *sc, uint8_t *addr)
1868 char ethstr[ETHER_ADDRSTRLEN + 1];
1871 tmp = addr[0] | addr[1] << 8;
1872 ural_write(sc, RAL_MAC_CSR2, tmp);
1874 tmp = addr[2] | addr[3] << 8;
1875 ural_write(sc, RAL_MAC_CSR3, tmp);
1877 tmp = addr[4] | addr[5] << 8;
1878 ural_write(sc, RAL_MAC_CSR4, tmp);
1880 DPRINTF("setting MAC address to %s\n", kether_ntoa(addr, ethstr));
1884 ural_setpromisc(struct ural_softc *sc)
1886 struct ifnet *ifp = sc->sc_ifp;
1889 tmp = ural_read(sc, RAL_TXRX_CSR2);
1891 tmp &= ~RAL_DROP_NOT_TO_ME;
1892 if (!(ifp->if_flags & IFF_PROMISC))
1893 tmp |= RAL_DROP_NOT_TO_ME;
1895 ural_write(sc, RAL_TXRX_CSR2, tmp);
1897 DPRINTF("%s promiscuous mode\n", (ifp->if_flags & IFF_PROMISC) ?
1898 "entering" : "leaving");
1902 ural_update_promisc(struct ifnet *ifp)
1904 struct ural_softc *sc = ifp->if_softc;
1906 if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
1910 ural_setpromisc(sc);
1915 ural_get_rf(int rev)
1918 case RAL_RF_2522: return "RT2522";
1919 case RAL_RF_2523: return "RT2523";
1920 case RAL_RF_2524: return "RT2524";
1921 case RAL_RF_2525: return "RT2525";
1922 case RAL_RF_2525E: return "RT2525e";
1923 case RAL_RF_2526: return "RT2526";
1924 case RAL_RF_5222: return "RT5222";
1925 default: return "unknown";
1930 ural_read_eeprom(struct ural_softc *sc)
1934 ural_eeprom_read(sc, RAL_EEPROM_CONFIG0, &val, 2);
1936 sc->rf_rev = (val >> 11) & 0x7;
1937 sc->hw_radio = (val >> 10) & 0x1;
1938 sc->led_mode = (val >> 6) & 0x7;
1939 sc->rx_ant = (val >> 4) & 0x3;
1940 sc->tx_ant = (val >> 2) & 0x3;
1941 sc->nb_ant = val & 0x3;
1943 /* read MAC address */
1944 ural_eeprom_read(sc, RAL_EEPROM_ADDRESS, sc->sc_bssid, 6);
1946 /* read default values for BBP registers */
1947 ural_eeprom_read(sc, RAL_EEPROM_BBP_BASE, sc->bbp_prom, 2 * 16);
1949 /* read Tx power for all b/g channels */
1950 ural_eeprom_read(sc, RAL_EEPROM_TXPOWER, sc->txpow, 14);
1954 ural_bbp_init(struct ural_softc *sc)
1956 #define N(a) (sizeof (a) / sizeof ((a)[0]))
1959 /* wait for BBP to be ready */
1960 for (ntries = 0; ntries < 100; ntries++) {
1961 if (ural_bbp_read(sc, RAL_BBP_VERSION) != 0)
1963 if (ural_pause(sc, hz / 100))
1966 if (ntries == 100) {
1967 device_printf(sc->sc_dev, "timeout waiting for BBP\n");
1971 /* initialize BBP registers to default values */
1972 for (i = 0; i < N(ural_def_bbp); i++)
1973 ural_bbp_write(sc, ural_def_bbp[i].reg, ural_def_bbp[i].val);
1976 /* initialize BBP registers to values stored in EEPROM */
1977 for (i = 0; i < 16; i++) {
1978 if (sc->bbp_prom[i].reg == 0xff)
1980 ural_bbp_write(sc, sc->bbp_prom[i].reg, sc->bbp_prom[i].val);
1989 ural_set_txantenna(struct ural_softc *sc, int antenna)
1994 tx = ural_bbp_read(sc, RAL_BBP_TX) & ~RAL_BBP_ANTMASK;
1997 else if (antenna == 2)
2000 tx |= RAL_BBP_DIVERSITY;
2002 /* need to force I/Q flip for RF 2525e, 2526 and 5222 */
2003 if (sc->rf_rev == RAL_RF_2525E || sc->rf_rev == RAL_RF_2526 ||
2004 sc->rf_rev == RAL_RF_5222)
2005 tx |= RAL_BBP_FLIPIQ;
2007 ural_bbp_write(sc, RAL_BBP_TX, tx);
2009 /* update values in PHY_CSR5 and PHY_CSR6 */
2010 tmp = ural_read(sc, RAL_PHY_CSR5) & ~0x7;
2011 ural_write(sc, RAL_PHY_CSR5, tmp | (tx & 0x7));
2013 tmp = ural_read(sc, RAL_PHY_CSR6) & ~0x7;
2014 ural_write(sc, RAL_PHY_CSR6, tmp | (tx & 0x7));
2018 ural_set_rxantenna(struct ural_softc *sc, int antenna)
2022 rx = ural_bbp_read(sc, RAL_BBP_RX) & ~RAL_BBP_ANTMASK;
2025 else if (antenna == 2)
2028 rx |= RAL_BBP_DIVERSITY;
2030 /* need to force no I/Q flip for RF 2525e and 2526 */
2031 if (sc->rf_rev == RAL_RF_2525E || sc->rf_rev == RAL_RF_2526)
2032 rx &= ~RAL_BBP_FLIPIQ;
2034 ural_bbp_write(sc, RAL_BBP_RX, rx);
2038 ural_init_locked(struct ural_softc *sc)
2040 #define N(a) (sizeof (a) / sizeof ((a)[0]))
2041 struct ifnet *ifp = sc->sc_ifp;
2042 struct ieee80211com *ic = ifp->if_l2com;
2046 RAL_LOCK_ASSERT(sc, MA_OWNED);
2048 ural_set_testmode(sc);
2049 ural_write(sc, 0x308, 0x00f0); /* XXX magic */
2053 /* initialize MAC registers to default values */
2054 for (i = 0; i < N(ural_def_mac); i++)
2055 ural_write(sc, ural_def_mac[i].reg, ural_def_mac[i].val);
2057 /* wait for BBP and RF to wake up (this can take a long time!) */
2058 for (ntries = 0; ntries < 100; ntries++) {
2059 tmp = ural_read(sc, RAL_MAC_CSR17);
2060 if ((tmp & (RAL_BBP_AWAKE | RAL_RF_AWAKE)) ==
2061 (RAL_BBP_AWAKE | RAL_RF_AWAKE))
2063 if (ural_pause(sc, hz / 100))
2066 if (ntries == 100) {
2067 device_printf(sc->sc_dev,
2068 "timeout waiting for BBP/RF to wakeup\n");
2073 ural_write(sc, RAL_MAC_CSR1, RAL_HOST_READY);
2075 /* set basic rate set (will be updated later) */
2076 ural_write(sc, RAL_TXRX_CSR11, 0x15f);
2078 if (ural_bbp_init(sc) != 0)
2081 ural_set_chan(sc, ic->ic_curchan);
2083 /* clear statistic registers (STA_CSR0 to STA_CSR10) */
2084 ural_read_multi(sc, RAL_STA_CSR0, sc->sta, sizeof sc->sta);
2086 ural_set_txantenna(sc, sc->tx_ant);
2087 ural_set_rxantenna(sc, sc->rx_ant);
2089 ural_set_macaddr(sc, IF_LLADDR(ifp));
2092 * Allocate Tx and Rx xfer queues.
2094 ural_setup_tx_list(sc);
2097 tmp = RAL_DROP_PHY | RAL_DROP_CRC;
2098 if (ic->ic_opmode != IEEE80211_M_MONITOR) {
2099 tmp |= RAL_DROP_CTL | RAL_DROP_BAD_VERSION;
2100 if (ic->ic_opmode != IEEE80211_M_HOSTAP)
2101 tmp |= RAL_DROP_TODS;
2102 if (!(ifp->if_flags & IFF_PROMISC))
2103 tmp |= RAL_DROP_NOT_TO_ME;
2105 ural_write(sc, RAL_TXRX_CSR2, tmp);
2107 ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2108 ifp->if_drv_flags |= IFF_DRV_RUNNING;
2109 usbd_xfer_set_stall(sc->sc_xfer[URAL_BULK_WR]);
2110 usbd_transfer_start(sc->sc_xfer[URAL_BULK_RD]);
2113 fail: ural_stop(sc);
2118 ural_init(void *priv)
2120 struct ural_softc *sc = priv;
2121 struct ifnet *ifp = sc->sc_ifp;
2122 struct ieee80211com *ic = ifp->if_l2com;
2125 ural_init_locked(sc);
2128 if (ifp->if_drv_flags & IFF_DRV_RUNNING)
2129 ieee80211_start_all(ic); /* start all vap's */
2133 ural_stop(struct ural_softc *sc)
2135 struct ifnet *ifp = sc->sc_ifp;
2137 RAL_LOCK_ASSERT(sc, MA_OWNED);
2139 ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
2142 * Drain all the transfers, if not already drained:
2145 usbd_transfer_drain(sc->sc_xfer[URAL_BULK_WR]);
2146 usbd_transfer_drain(sc->sc_xfer[URAL_BULK_RD]);
2149 ural_unsetup_tx_list(sc);
2152 ural_write(sc, RAL_TXRX_CSR2, RAL_DISABLE_RX);
2153 /* reset ASIC and BBP (but won't reset MAC registers!) */
2154 ural_write(sc, RAL_MAC_CSR1, RAL_RESET_ASIC | RAL_RESET_BBP);
2156 ural_pause(sc, hz / 10);
2157 ural_write(sc, RAL_MAC_CSR1, 0);
2159 ural_pause(sc, hz / 10);
2163 ural_raw_xmit(struct ieee80211_node *ni, struct mbuf *m,
2164 const struct ieee80211_bpf_params *params)
2166 struct ieee80211com *ic = ni->ni_ic;
2167 struct ifnet *ifp = ic->ic_ifp;
2168 struct ural_softc *sc = ifp->if_softc;
2171 /* prevent management frames from being sent if we're not ready */
2172 if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) {
2175 ieee80211_free_node(ni);
2178 if (sc->tx_nfree < RAL_TX_MINFREE) {
2179 ifp->if_drv_flags |= IFF_DRV_OACTIVE;
2182 ieee80211_free_node(ni);
2188 if (params == NULL) {
2190 * Legacy path; interpret frame contents to decide
2191 * precisely how to send the frame.
2193 if (ural_tx_mgt(sc, m, ni) != 0)
2197 * Caller supplied explicit parameters to use in
2198 * sending the frame.
2200 if (ural_tx_raw(sc, m, ni, params) != 0)
2208 ieee80211_free_node(ni);
2209 return EIO; /* XXX */
2213 ural_ratectl_start(struct ural_softc *sc, struct ieee80211_node *ni)
2215 struct ieee80211vap *vap = ni->ni_vap;
2216 struct ural_vap *uvp = URAL_VAP(vap);
2218 /* clear statistic registers (STA_CSR0 to STA_CSR10) */
2219 ural_read_multi(sc, RAL_STA_CSR0, sc->sta, sizeof sc->sta);
2221 usb_callout_reset(&uvp->ratectl_ch, hz, ural_ratectl_timeout, uvp);
2225 ural_ratectl_timeout(void *arg)
2227 struct ural_vap *uvp = arg;
2228 struct ieee80211vap *vap = &uvp->vap;
2229 struct ieee80211com *ic = vap->iv_ic;
2231 ieee80211_runtask(ic, &uvp->ratectl_task);
2235 ural_ratectl_task(void *arg, int pending)
2237 struct ural_vap *uvp = arg;
2238 struct ieee80211vap *vap = &uvp->vap;
2239 struct ieee80211com *ic = vap->iv_ic;
2240 struct ifnet *ifp = ic->ic_ifp;
2241 struct ural_softc *sc = ifp->if_softc;
2242 struct ieee80211_node *ni;
2246 ni = ieee80211_ref_node(vap->iv_bss);
2248 /* read and clear statistic registers (STA_CSR0 to STA_CSR10) */
2249 ural_read_multi(sc, RAL_STA_CSR0, sc->sta, sizeof(sc->sta));
2251 ok = sc->sta[7] + /* TX ok w/o retry */
2252 sc->sta[8]; /* TX ok w/ retry */
2253 fail = sc->sta[9]; /* TX retry-fail count */
2255 retrycnt = sc->sta[8] + fail;
2257 ieee80211_ratectl_tx_update(vap, ni, &sum, &ok, &retrycnt);
2258 (void) ieee80211_ratectl_rate(ni, NULL, 0);
2260 ifp->if_oerrors += fail; /* count TX retry-fail as Tx errors */
2262 usb_callout_reset(&uvp->ratectl_ch, hz, ural_ratectl_timeout, uvp);
2264 ieee80211_free_node(ni);
2268 ural_pause(struct ural_softc *sc, int timeout)
2271 usb_pause_mtx(&sc->sc_mtx, timeout);