2 * Copyright (c) 1998,1999,2000,2001,2002 Søren Schmidt <sos@FreeBSD.org>
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
8 * 1. Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer,
10 * without modification, immediately at the beginning of the file.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 * 3. The name of the author may not be used to endorse or promote products
15 * derived from this software without specific prior written permission.
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 * $FreeBSD: src/sys/dev/ata/ata-pci.c,v 1.32.2.15 2003/06/06 13:27:05 fjoe Exp $
29 * $DragonFly: src/sys/dev/disk/ata/ata-pci.c,v 1.13 2004/03/02 21:03:46 drhodus Exp $
32 #include <sys/param.h>
33 #include <sys/systm.h>
34 #include <sys/kernel.h>
36 #include <sys/module.h>
39 #include <sys/malloc.h>
40 #include <sys/devicestat.h>
41 #include <sys/sysctl.h>
42 #include <machine/stdarg.h>
43 #include <machine/resource.h>
44 #include <machine/bus.h>
45 #include <machine/clock.h>
47 #include <machine/md_var.h>
50 #include <bus/pci/pcivar.h>
51 #include <bus/pci/pcireg.h>
54 /* device structures */
55 struct ata_pci_controller {
56 struct resource *bmio;
63 #define IOMASK 0xfffffffc
64 #define GRANDPARENT(dev) device_get_parent(device_get_parent(dev))
65 #define ATA_MASTERDEV(dev) ((pci_get_progif(dev) & 0x80) && \
66 (pci_get_progif(dev) & 0x05) != 0x05)
69 ata_find_dev(device_t dev, u_int32_t devid, u_int32_t revid)
74 if (device_get_children(device_get_parent(dev), &children, &nchildren))
77 for (i = 0; i < nchildren; i++) {
78 if (pci_get_devid(children[i]) == devid &&
79 pci_get_revid(children[i]) >= revid) {
80 free(children, M_TEMP);
84 free(children, M_TEMP);
89 ata_via_southbridge_fixup(device_t dev)
94 if (device_get_children(device_get_parent(dev), &children, &nchildren))
97 for (i = 0; i < nchildren; i++) {
98 if (pci_get_devid(children[i]) == 0x03051106 || /* VIA VT8363 */
99 pci_get_devid(children[i]) == 0x03911106 || /* VIA VT8371 */
100 pci_get_devid(children[i]) == 0x31021106 || /* VIA VT8662 */
101 pci_get_devid(children[i]) == 0x31121106) { /* VIA VT8361 */
102 u_int8_t reg76 = pci_read_config(children[i], 0x76, 1);
104 if ((reg76 & 0xf0) != 0xd0) {
106 "Correcting VIA config for southbridge data corruption bug\n");
107 pci_write_config(children[i], 0x75, 0x80, 1);
108 pci_write_config(children[i], 0x76, (reg76 & 0x0f) | 0xd0, 1);
113 free(children, M_TEMP);
117 ata_pci_match(device_t dev)
119 if (pci_get_class(dev) != PCIC_STORAGE)
122 switch (pci_get_devid(dev)) {
123 /* supported chipsets */
125 return "Intel PIIX ATA controller";
128 return "Intel PIIX3 ATA controller";
133 return "Intel PIIX4 ATA33 controller";
136 return "Intel ICH0 ATA33 controller";
140 return "Intel ICH ATA66 controller";
144 return "Intel ICH2 ATA100 controller";
148 return "Intel ICH3 ATA100 controller";
152 return "Intel ICH4 ATA100 controller";
155 return "Intel ICH5 SATA150 controller";
158 return "Intel ICH5 ATA100 controller";
161 if (pci_get_revid(dev) >= 0xc4)
162 return "AcerLabs Aladdin ATA100 controller";
163 else if (pci_get_revid(dev) >= 0xc2)
164 return "AcerLabs Aladdin ATA66 controller";
165 else if (pci_get_revid(dev) >= 0x20)
166 return "AcerLabs Aladdin ATA33 controller";
168 return "AcerLabs Aladdin ATA controller";
171 if (ata_find_dev(dev, 0x05861106, 0x02))
172 return "VIA 82C586 ATA33 controller";
173 if (ata_find_dev(dev, 0x05861106, 0))
174 return "VIA 82C586 ATA controller";
175 if (ata_find_dev(dev, 0x05961106, 0x12))
176 return "VIA 82C596 ATA66 controller";
177 if (ata_find_dev(dev, 0x05961106, 0))
178 return "VIA 82C596 ATA33 controller";
179 if (ata_find_dev(dev, 0x06861106, 0x40))
180 return "VIA 82C686 ATA100 controller";
181 if (ata_find_dev(dev, 0x06861106, 0x10))
182 return "VIA 82C686 ATA66 controller";
183 if (ata_find_dev(dev, 0x06861106, 0))
184 return "VIA 82C686 ATA33 controller";
185 if (ata_find_dev(dev, 0x82311106, 0))
186 return "VIA 8231 ATA100 controller";
187 if (ata_find_dev(dev, 0x30741106, 0) ||
188 ata_find_dev(dev, 0x31091106, 0))
189 return "VIA 8233 ATA100 controller";
190 if (ata_find_dev(dev, 0x31471106, 0))
191 return "VIA 8233 ATA133 controller";
192 if (ata_find_dev(dev, 0x31771106, 0))
193 return "VIA 8235 ATA133 controller";
194 if (ata_find_dev(dev, 0x31491106, 0))
195 return "VIA 8237 ATA133 controller";
196 return "VIA Apollo ATA controller";
199 return "VIA 8237 SATA 150 controller";
202 if (ata_find_dev(dev, 0x07461039, 0))
203 return "SiS 5591 ATA133 controller";
204 if (ata_find_dev(dev, 0x06301039, 0x30) ||
205 ata_find_dev(dev, 0x06331039, 0) ||
206 ata_find_dev(dev, 0x06351039, 0) ||
207 ata_find_dev(dev, 0x06401039, 0) ||
208 ata_find_dev(dev, 0x06451039, 0) ||
209 ata_find_dev(dev, 0x06461039, 0) ||
210 ata_find_dev(dev, 0x06481039, 0) ||
211 ata_find_dev(dev, 0x06501039, 0) ||
212 ata_find_dev(dev, 0x07301039, 0) ||
213 ata_find_dev(dev, 0x07331039, 0) ||
214 ata_find_dev(dev, 0x07351039, 0) ||
215 ata_find_dev(dev, 0x07401039, 0) ||
216 ata_find_dev(dev, 0x07451039, 0) ||
217 ata_find_dev(dev, 0x07501039, 0))
218 return "SiS 5591 ATA100 controller";
219 else if (ata_find_dev(dev, 0x05301039, 0) ||
220 ata_find_dev(dev, 0x05401039, 0) ||
221 ata_find_dev(dev, 0x06201039, 0) ||
222 ata_find_dev(dev, 0x06301039, 0))
223 return "SiS 5591 ATA66 controller";
225 return "SiS 5591 ATA33 controller";
228 return "SiI 3512 SATA controller";
231 return "SiI 3114 SATA controller";
234 return "SiI 0680 ATA133 controller";
237 return "CMD 649 ATA100 controller";
240 return "CMD 648 ATA66 controller";
243 return "CMD 646 ATA controller";
246 if (pci_get_subclass(dev) == PCIS_STORAGE_IDE)
247 return "Cypress 82C693 ATA controller";
251 return "Cyrix 5530 ATA33 controller";
254 return "AMD 756 ATA66 controller";
257 return "AMD 766 ATA100 controller";
260 return "AMD 768 ATA100 controller";
263 return "AMD 8111 UltraATA/133 controller";
266 return "nVIDIA nForce ATA100 controller";
269 return "nVIDIA nForce ATA133 controller";
272 return "nVIDIA nForce2 ATA133 controller";
275 return "ServerWorks ROSB4 ATA33 controller";
278 if (pci_get_revid(dev) >= 0x92)
279 return "ServerWorks CSB5 ATA100 controller";
281 return "ServerWorks CSB5 ATA66 controller";
284 return "ServerWorks CSB6 ATA100 controller (channel 0+1)";
287 return "ServerWorks CSB6 ATA66 controller (channel 2)";
290 return "Promise ATA33 controller";
294 return "Promise ATA66 controller";
298 return "Promise ATA100 controller";
302 if (pci_get_devid(GRANDPARENT(dev)) == 0x00221011 &&
303 pci_get_class(GRANDPARENT(dev)) == PCIC_BRIDGE) {
304 static long start = 0, end = 0;
306 /* we belive we are on a TX4, now do our (simple) magic */
307 if (pci_get_slot(dev) == 1) {
308 bus_get_resource(dev, SYS_RES_IRQ, 0, &start, &end);
309 return "Promise TX4 ATA100 controller (channel 0+1)";
311 else if (pci_get_slot(dev) == 2 && start && end) {
312 bus_set_resource(dev, SYS_RES_IRQ, 0, start, end);
314 return "Promise TX4 ATA100 controller (channel 2+3)";
319 return "Promise TX2 ATA100 controller";
325 return "Promise TX2 ATA133 controller";
328 switch (pci_get_revid(dev)) {
331 return "HighPoint HPT366 ATA66 controller";
333 return "HighPoint HPT368 ATA66 controller";
336 return "HighPoint HPT370 ATA100 controller";
338 return "HighPoint HPT372 ATA133 controller";
343 switch (pci_get_revid(dev)) {
346 return "HighPoint HPT372 ATA133 controller";
351 switch (pci_get_revid(dev)) {
353 return "HighPoint HPT374 ATA133 controller";
358 return "Cenatek Rocket Drive controller";
360 /* unsupported but known chipsets, generic DMA only */
363 return "RZ 100? ATA controller !WARNING! buggy chip data loss possible";
366 return "CMD 640 ATA controller !WARNING! buggy chip data loss possible";
368 /* unknown chipsets, try generic DMA if it seems possible */
370 if (pci_get_class(dev) == PCIC_STORAGE &&
371 (pci_get_subclass(dev) == PCIS_STORAGE_IDE))
372 return "Generic PCI ATA controller";
378 ata_pci_probe(device_t dev)
380 const char *desc = ata_pci_match(dev);
383 device_set_desc(dev, desc);
391 ata_pci_add_child(device_t dev, int unit)
395 /* check if this is located at one of the std addresses */
396 if (ATA_MASTERDEV(dev)) {
397 if (!(child = device_add_child(dev, "ata", unit)))
401 if (!(child = device_add_child(dev, "ata", 2)))
408 ata_pci_attach(device_t dev)
410 struct ata_pci_controller *controller = device_get_softc(dev);
411 u_int8_t class, subclass;
415 /* set up vendor-specific stuff */
416 type = pci_get_devid(dev);
417 class = pci_get_class(dev);
418 subclass = pci_get_subclass(dev);
419 cmd = pci_read_config(dev, PCIR_COMMAND, 4);
421 if (!(cmd & PCIM_CMD_PORTEN)) {
422 device_printf(dev, "ATA channel disabled by BIOS\n");
426 /* is busmastering supported ? */
427 if ((cmd & (PCIM_CMD_PORTEN | PCIM_CMD_BUSMASTEREN)) ==
428 (PCIM_CMD_PORTEN | PCIM_CMD_BUSMASTEREN)) {
430 /* is there a valid port range to connect to ? */
432 controller->bmio = bus_alloc_resource(dev, SYS_RES_IOPORT, &rid,
433 0, ~0, 1, RF_ACTIVE);
434 if (!controller->bmio)
435 device_printf(dev, "Busmastering DMA not configured\n");
438 device_printf(dev, "Busmastering DMA not supported\n");
440 /* do extra chipset specific setups */
442 case 0x522910b9: /* Aladdin need to activate the ATAPI FIFO */
443 pci_write_config(dev, 0x53,
444 (pci_read_config(dev, 0x53, 1) & ~0x01) | 0x02, 1);
447 case 0x4d38105a: /* Promise 66 & 100 (before TX2) need the clock changed */
450 ATA_OUTB(controller->bmio, 0x11, ATA_INB(controller->bmio, 0x11)|0x0a);
453 case 0x4d33105a: /* Promise (before TX2) need burst mode turned on */
454 ATA_OUTB(controller->bmio, 0x1f, ATA_INB(controller->bmio, 0x1f)|0x01);
457 case 0x00041103: /* HighPoint HPT366/368/370/372 */
458 if (pci_get_revid(dev) < 2) { /* HPT 366 */
459 /* turn off interrupt prediction */
460 pci_write_config(dev, 0x51,
461 (pci_read_config(dev, 0x51, 1) & ~0x80), 1);
464 if (pci_get_revid(dev) < 5) { /* HPT368/370 */
465 /* turn off interrupt prediction */
466 pci_write_config(dev, 0x51,
467 (pci_read_config(dev, 0x51, 1) & ~0x03), 1);
468 pci_write_config(dev, 0x55,
469 (pci_read_config(dev, 0x55, 1) & ~0x03), 1);
471 /* turn on interrupts */
472 pci_write_config(dev, 0x5a,
473 (pci_read_config(dev, 0x5a, 1) & ~0x10), 1);
476 pci_write_config(dev, 0x5b, 0x22, 1);
481 case 0x00051103: /* HighPoint HPT372 */
482 case 0x00081103: /* HighPoint HPT374 */
483 /* turn off interrupt prediction */
484 pci_write_config(dev, 0x51, (pci_read_config(dev, 0x51, 1) & ~0x03), 1);
485 pci_write_config(dev, 0x55, (pci_read_config(dev, 0x55, 1) & ~0x03), 1);
487 /* turn on interrupts */
488 pci_write_config(dev, 0x5a, (pci_read_config(dev, 0x5a, 1) & ~0x10), 1);
491 pci_write_config(dev, 0x5b,
492 (pci_read_config(dev, 0x5b, 1) & 0x01) | 0x20, 1);
495 case 0x05711106: /* VIA 82C586, '596, '686 default setup */
496 /* prepare for ATA-66 on the 82C686a and 82C596b */
497 if ((ata_find_dev(dev, 0x06861106, 0x10) &&
498 !ata_find_dev(dev, 0x06861106, 0x40)) ||
499 ata_find_dev(dev, 0x05961106, 0x12))
500 pci_write_config(dev, 0x50, 0x030b030b, 4);
502 /* the southbridge might need the data corruption fix */
503 if (ata_find_dev(dev, 0x06861106, 0x40) ||
504 ata_find_dev(dev, 0x82311106, 0x10))
505 ata_via_southbridge_fixup(dev);
508 case 0x74091022: /* AMD 756 default setup */
509 case 0x74111022: /* AMD 766 default setup */
510 case 0x74411022: /* AMD 768 default setup */
511 case 0x746d1022: /* AMD 8111 default setup */
512 case 0x01bc10de: /* NVIDIA nForce default setup */
513 case 0x006510de: /* NVIDIA nForce2 default setup */
514 /* set prefetch, postwrite */
515 pci_write_config(dev, 0x41, pci_read_config(dev, 0x41, 1) | 0xf0, 1);
517 /* set fifo configuration half'n'half */
518 pci_write_config(dev, 0x43,
519 (pci_read_config(dev, 0x43, 1) & 0x90) | 0x2a, 1);
521 /* set status register read retry */
522 pci_write_config(dev, 0x44, pci_read_config(dev, 0x44, 1) | 0x08, 1);
524 /* set DMA read & end-of-sector fifo flush */
525 pci_write_config(dev, 0x46,
526 (pci_read_config(dev, 0x46, 1) & 0x0c) | 0xf0, 1);
528 /* set sector size */
529 pci_write_config(dev, 0x60, DEV_BSIZE, 2);
530 pci_write_config(dev, 0x68, DEV_BSIZE, 2);
533 case 0x02111166: /* ServerWorks ROSB4 enable UDMA33 */
534 pci_write_config(dev, 0x64,
535 (pci_read_config(dev, 0x64, 4) & ~0x00002000) |
539 case 0x02121166: /* ServerWorks CSB5 enable UDMA66/100 depending on rev */
540 pci_write_config(dev, 0x5a,
541 (pci_read_config(dev, 0x5a, 1) & ~0x40) |
542 (pci_get_revid(dev) >= 0x92) ? 0x03 : 0x02, 1);
545 case 0x06801095: /* SiI 0680 set ATA reference clock speed */
546 if ((pci_read_config(dev, 0x8a, 1) & 0x30) != 0x10)
547 pci_write_config(dev, 0x8a,
548 (pci_read_config(dev, 0x8a, 1) & 0x0F) | 0x10, 1);
549 if ((pci_read_config(dev, 0x8a, 1) & 0x30) != 0x10)
550 device_printf(dev, "SiI 0680 could not set clock\n");
555 case 0x06461095: /* CMD 646 enable interrupts, set DMA read mode */
556 pci_write_config(dev, 0x71, 0x01, 1);
559 case 0x10001042: /* RZ 100? known bad, no DMA */
561 case 0x06401095: /* CMD 640 known bad, no DMA */
562 controller->bmio = NULL;
563 device_printf(dev, "Busmastering DMA disabled\n");
566 if (controller->bmio) {
567 controller->bmaddr = rman_get_start(controller->bmio);
568 BUS_RELEASE_RESOURCE(device_get_parent(dev), dev,
569 SYS_RES_IOPORT, rid, controller->bmio);
570 controller->bmio = NULL;
574 * the Cypress chip is a mess, it contains two ATA functions, but
575 * both channels are visible on the first one.
576 * simply ignore the second function for now, as the right
577 * solution (ignoring the second channel on the first function)
578 * doesn't work with the crappy ATA interrupt setup on the alpha.
580 if (pci_get_devid(dev) == 0xc6931080 && pci_get_function(dev) > 1)
583 ata_pci_add_child(dev, 0);
585 if (ATA_MASTERDEV(dev) || pci_read_config(dev, 0x18, 4) & IOMASK)
586 ata_pci_add_child(dev, 1);
588 return bus_generic_attach(dev);
592 ata_pci_intr(struct ata_channel *ch)
597 * since we might share the IRQ with another device, and in some
598 * cases with our twin channel, we only want to process interrupts
599 * that we know this channel generated.
601 switch (ch->chiptype) {
602 case 0x00041103: /* HighPoint HPT366/368/370/372 */
603 case 0x00051103: /* HighPoint HPT372 */
604 case 0x00081103: /* HighPoint HPT374 */
605 if (((dmastat = ata_dmastatus(ch)) &
606 (ATA_BMSTAT_ACTIVE | ATA_BMSTAT_INTERRUPT)) != ATA_BMSTAT_INTERRUPT)
608 ATA_OUTB(ch->r_bmio, ATA_BMSTAT_PORT, dmastat | ATA_BMSTAT_INTERRUPT);
612 case 0x06481095: /* CMD 648 */
613 case 0x06491095: /* CMD 649 */
614 if (!(pci_read_config(device_get_parent(ch->dev), 0x71, 1) &
615 (ch->unit ? 0x08 : 0x04)))
617 #if !defined(NO_ATANG)
618 pci_write_config(device_get_parent(ch->dev), 0x71,
619 pci_read_config(device_get_parent(ch->dev), 0x71, 1) &
620 ~(ch->unit ? 0x04 : 0x08), 1);
624 case 0x06801095: /* SiI 680 */
625 if (!(pci_read_config(device_get_parent(ch->dev),
626 (ch->unit ? 0xb1 : 0xa1), 1) & 0x08))
630 case 0x4d33105a: /* Promise Ultra/Fasttrak 33 */
631 case 0x0d38105a: /* Promise Fasttrak 66 */
632 case 0x4d38105a: /* Promise Ultra/Fasttrak 66 */
633 case 0x0d30105a: /* Promise OEM ATA100 */
634 case 0x4d30105a: /* Promise Ultra/Fasttrak 100 */
635 if (!(ATA_INL(ch->r_bmio, (ch->unit ? 0x14 : 0x1c)) &
636 (ch->unit ? 0x00004000 : 0x00000400)))
640 case 0x4d68105a: /* Promise TX2 ATA100 */
641 case 0x6268105a: /* Promise TX2 ATA100 */
642 case 0x4d69105a: /* Promise TX2 ATA133 */
643 case 0x5275105a: /* Promise TX2 ATA133 */
644 case 0x6269105a: /* Promise TX2 ATA133 */
645 case 0x7275105a: /* Promise TX2 ATA133 */
646 ATA_OUTB(ch->r_bmio, ATA_BMDEVSPEC_0, 0x0b);
647 if (!(ATA_INB(ch->r_bmio, ATA_BMDEVSPEC_1) & 0x20))
651 case 0x24d18086: /* Intel ICH5 SATA150 */
652 dmastat = ATA_INB(ch->r_bmio, ATA_BMSTAT_PORT);
653 if ((dmastat & (ATA_BMSTAT_ACTIVE | ATA_BMSTAT_INTERRUPT)) !=
654 ATA_BMSTAT_INTERRUPT)
656 ATA_OUTB(ch->r_bmio, ATA_BMSTAT_PORT, dmastat &
657 ~(ATA_BMSTAT_DMA_SIMPLEX | ATA_BMSTAT_ERROR));
663 if (ch->flags & ATA_DMA_ACTIVE) {
664 if (!((dmastat = ata_dmastatus(ch)) & ATA_BMSTAT_INTERRUPT))
666 ATA_OUTB(ch->r_bmio, ATA_BMSTAT_PORT, dmastat | ATA_BMSTAT_INTERRUPT);
673 ata_pci_print_child(device_t dev, device_t child)
675 struct ata_channel *ch = device_get_softc(child);
678 retval += bus_print_child_header(dev, child);
679 retval += printf(": at 0x%lx", rman_get_start(ch->r_io));
681 if (ATA_MASTERDEV(dev))
682 retval += printf(" irq %d", 14 + ch->unit);
684 retval += bus_print_child_footer(dev, child);
689 static struct resource *
690 ata_pci_alloc_resource(device_t dev, device_t child, int type, int *rid,
691 u_long start, u_long end, u_long count, u_int flags)
693 struct ata_pci_controller *controller = device_get_softc(dev);
694 struct resource *res = NULL;
695 int unit = ((struct ata_channel *)device_get_softc(child))->unit;
698 if (type == SYS_RES_IOPORT) {
701 if (ATA_MASTERDEV(dev)) {
703 start = (unit ? ATA_SECONDARY : ATA_PRIMARY);
704 end = start + ATA_IOSIZE - 1;
706 res = BUS_ALLOC_RESOURCE(device_get_parent(dev), child,
707 SYS_RES_IOPORT, &myrid,
708 start, end, count, flags);
711 myrid = 0x10 + 8 * unit;
712 res = BUS_ALLOC_RESOURCE(device_get_parent(dev), dev,
713 SYS_RES_IOPORT, &myrid,
714 start, end, count, flags);
718 case ATA_ALTADDR_RID:
719 if (ATA_MASTERDEV(dev)) {
721 start = (unit ? ATA_SECONDARY : ATA_PRIMARY) + ATA_ALTOFFSET;
722 end = start + ATA_ALTIOSIZE - 1;
723 count = ATA_ALTIOSIZE;
724 res = BUS_ALLOC_RESOURCE(device_get_parent(dev), child,
725 SYS_RES_IOPORT, &myrid,
726 start, end, count, flags);
729 myrid = 0x14 + 8 * unit;
730 res = BUS_ALLOC_RESOURCE(device_get_parent(dev), dev,
731 SYS_RES_IOPORT, &myrid,
732 start, end, count, flags);
734 start = rman_get_start(res) + 2;
735 end = start + ATA_ALTIOSIZE - 1;
736 count = ATA_ALTIOSIZE;
737 BUS_RELEASE_RESOURCE(device_get_parent(dev), dev,
738 SYS_RES_IOPORT, myrid, res);
739 res = BUS_ALLOC_RESOURCE(device_get_parent(dev), dev,
740 SYS_RES_IOPORT, &myrid,
741 start, end, count, flags);
747 if (controller->bmaddr) {
750 controller->bmaddr : controller->bmaddr+ATA_BMIOSIZE);
751 end = start + ATA_BMIOSIZE - 1;
752 count = ATA_BMIOSIZE;
753 res = BUS_ALLOC_RESOURCE(device_get_parent(dev), child,
754 SYS_RES_IOPORT, &myrid,
755 start, end, count, flags);
761 if (type == SYS_RES_IRQ && *rid == ATA_IRQ_RID) {
762 if (ATA_MASTERDEV(dev)) {
764 return alpha_platform_alloc_ide_intr(unit);
766 int irq = (unit == 0 ? 14 : 15);
768 return BUS_ALLOC_RESOURCE(device_get_parent(dev), child,
769 SYS_RES_IRQ, rid, irq, irq, 1, flags);
773 /* primary and secondary channels share interrupt, keep track */
774 if (!controller->irq)
775 controller->irq = BUS_ALLOC_RESOURCE(device_get_parent(dev),
777 rid, 0, ~0, 1, flags);
778 controller->irqcnt++;
779 return controller->irq;
786 ata_pci_release_resource(device_t dev, device_t child, int type, int rid,
789 struct ata_pci_controller *controller = device_get_softc(dev);
790 int unit = ((struct ata_channel *)device_get_softc(child))->unit;
792 if (type == SYS_RES_IOPORT) {
795 if (ATA_MASTERDEV(dev))
796 return BUS_RELEASE_RESOURCE(device_get_parent(dev), child,
797 SYS_RES_IOPORT, 0x0, r);
799 return BUS_RELEASE_RESOURCE(device_get_parent(dev), dev,
800 SYS_RES_IOPORT, 0x10 + 8 * unit, r);
803 case ATA_ALTADDR_RID:
804 if (ATA_MASTERDEV(dev))
805 return BUS_RELEASE_RESOURCE(device_get_parent(dev), child,
806 SYS_RES_IOPORT, 0x0, r);
808 return BUS_RELEASE_RESOURCE(device_get_parent(dev), dev,
809 SYS_RES_IOPORT, 0x14 + 8 * unit, r);
813 return BUS_RELEASE_RESOURCE(device_get_parent(dev), child,
814 SYS_RES_IOPORT, 0x20, r);
819 if (type == SYS_RES_IRQ) {
820 if (rid != ATA_IRQ_RID)
823 if (ATA_MASTERDEV(dev)) {
825 return alpha_platform_release_ide_intr(unit, r);
827 return BUS_RELEASE_RESOURCE(device_get_parent(dev), child,
828 SYS_RES_IRQ, rid, r);
832 /* primary and secondary channels share interrupt, keep track */
833 if (--controller->irqcnt)
835 controller->irq = NULL;
836 return BUS_RELEASE_RESOURCE(device_get_parent(dev), dev,
837 SYS_RES_IRQ, rid, r);
844 ata_pci_setup_intr(device_t dev, device_t child, struct resource *irq,
845 int flags, driver_intr_t *intr, void *arg,
848 if (ATA_MASTERDEV(dev)) {
850 return alpha_platform_setup_ide_intr(irq, intr, arg, cookiep);
852 return BUS_SETUP_INTR(device_get_parent(dev), child, irq,
853 flags, intr, arg, cookiep);
857 return BUS_SETUP_INTR(device_get_parent(dev), dev, irq,
858 flags, intr, arg, cookiep);
862 ata_pci_teardown_intr(device_t dev, device_t child, struct resource *irq,
865 if (ATA_MASTERDEV(dev)) {
867 return alpha_platform_teardown_ide_intr(irq, cookie);
869 return BUS_TEARDOWN_INTR(device_get_parent(dev), child, irq, cookie);
873 return BUS_TEARDOWN_INTR(device_get_parent(dev), dev, irq, cookie);
876 static device_method_t ata_pci_methods[] = {
877 /* device interface */
878 DEVMETHOD(device_probe, ata_pci_probe),
879 DEVMETHOD(device_attach, ata_pci_attach),
880 DEVMETHOD(device_shutdown, bus_generic_shutdown),
881 DEVMETHOD(device_suspend, bus_generic_suspend),
882 DEVMETHOD(device_resume, bus_generic_resume),
885 DEVMETHOD(bus_print_child, ata_pci_print_child),
886 DEVMETHOD(bus_alloc_resource, ata_pci_alloc_resource),
887 DEVMETHOD(bus_release_resource, ata_pci_release_resource),
888 DEVMETHOD(bus_activate_resource, bus_generic_activate_resource),
889 DEVMETHOD(bus_deactivate_resource, bus_generic_deactivate_resource),
890 DEVMETHOD(bus_setup_intr, ata_pci_setup_intr),
891 DEVMETHOD(bus_teardown_intr, ata_pci_teardown_intr),
895 static driver_t ata_pci_driver = {
898 sizeof(struct ata_pci_controller),
901 static devclass_t ata_pci_devclass;
903 DRIVER_MODULE(atapci, pci, ata_pci_driver, ata_pci_devclass, 0, 0);
906 ata_pcisub_probe(device_t dev)
908 struct ata_channel *ch = device_get_softc(dev);
912 /* find channel number on this controller */
913 device_get_children(device_get_parent(dev), &children, &count);
914 for (i = 0; i < count; i++) {
915 if (children[i] == dev)
918 free(children, M_TEMP);
919 ch->chiptype = pci_get_devid(device_get_parent(dev));
920 ch->intr_func = ata_pci_intr;
921 return ata_probe(dev);
924 static device_method_t ata_pcisub_methods[] = {
925 /* device interface */
926 DEVMETHOD(device_probe, ata_pcisub_probe),
927 DEVMETHOD(device_attach, ata_attach),
928 DEVMETHOD(device_detach, ata_detach),
929 DEVMETHOD(device_resume, ata_resume),
933 static driver_t ata_pcisub_driver = {
936 sizeof(struct ata_channel),
939 DRIVER_MODULE(ata, atapci, ata_pcisub_driver, ata_devclass, 0, 0);