2 * Copyright (c) 2000 Orion Hodson <O.Hodson@cs.ucl.ac.uk>
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
8 * 1. Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
14 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHERIN CONTRACT, STRICT
22 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THEPOSSIBILITY OF
26 * This driver exists largely as a result of other people's efforts.
27 * Much of register handling is based on NetBSD CMI8x38 audio driver
28 * by Takuya Shiozaki <AoiMoe@imou.to>. Chen-Li Tien
29 * <cltien@cmedia.com.tw> clarified points regarding the DMA related
30 * registers and the 8738 mixer devices. His Linux driver was also a
31 * useful reference point.
35 * SPDIF contributed by Gerhard Gonter <gonter@whisky.wu-wien.ac.at>.
37 * This card/code does not always manage to sample at 44100 - actual
38 * rate drifts slightly between recordings (usually 0-3%). No
39 * differences visible in register dumps between times that work and
42 * $FreeBSD: src/sys/dev/sound/pci/cmi.c,v 1.32.2.2 2006/01/24 18:54:22 joel Exp $
45 #include <dev/sound/pcm/sound.h>
46 #include <dev/sound/pci/cmireg.h>
47 #include <dev/sound/isa/sb.h>
49 #include <bus/pci/pcireg.h>
50 #include <bus/pci/pcivar.h>
52 #include <sys/sysctl.h>
56 /* Supported chip ID's */
57 #define CMI8338A_PCI_ID 0x010013f6
58 #define CMI8338B_PCI_ID 0x010113f6
59 #define CMI8738_PCI_ID 0x011113f6
60 #define CMI8738B_PCI_ID 0x011213f6
62 /* Buffer size max is 64k for permitted DMA boundaries */
63 #define CMI_DEFAULT_BUFSZ 16384
65 /* Interrupts per length of buffer */
66 #define CMI_INTR_PER_BUFFER 2
68 /* Clarify meaning of named defines in cmireg.h */
69 #define CMPCI_REG_DMA0_MAX_SAMPLES CMPCI_REG_DMA0_BYTES
70 #define CMPCI_REG_DMA0_INTR_SAMPLES CMPCI_REG_DMA0_SAMPLES
71 #define CMPCI_REG_DMA1_MAX_SAMPLES CMPCI_REG_DMA1_BYTES
72 #define CMPCI_REG_DMA1_INTR_SAMPLES CMPCI_REG_DMA1_SAMPLES
74 /* Our indication of custom mixer control */
75 #define CMPCI_NON_SB16_CONTROL 0xff
77 /* Debugging macro's */
80 #define DEB(x) /* x */
84 #define DEBMIX(x) /* x */
87 /* ------------------------------------------------------------------------- */
93 struct sc_info *parent;
94 struct pcm_channel *channel;
95 struct snd_dbuf *buffer;
96 u_int32_t fmt, spd, phys_buf, bps;
97 u_int32_t dma_active:1, dma_was_active:1;
105 bus_space_handle_t sh;
106 bus_dma_tag_t parent_dmat;
107 struct resource *reg, *irq;
114 struct sc_chinfo pch, rch;
119 static u_int32_t cmi_fmt[] = {
121 AFMT_STEREO | AFMT_U8,
123 AFMT_STEREO | AFMT_S16_LE,
127 static struct pcmchan_caps cmi_caps = {5512, 48000, cmi_fmt, 0};
129 /* ------------------------------------------------------------------------- */
130 /* Register Utilities */
133 cmi_rd(struct sc_info *sc, int regno, int size)
137 return bus_space_read_1(sc->st, sc->sh, regno);
139 return bus_space_read_2(sc->st, sc->sh, regno);
141 return bus_space_read_4(sc->st, sc->sh, regno);
143 DEB(kprintf("cmi_rd: failed 0x%04x %d\n", regno, size));
149 cmi_wr(struct sc_info *sc, int regno, u_int32_t data, int size)
153 bus_space_write_1(sc->st, sc->sh, regno, data);
156 bus_space_write_2(sc->st, sc->sh, regno, data);
159 bus_space_write_4(sc->st, sc->sh, regno, data);
165 cmi_partial_wr4(struct sc_info *sc,
166 int reg, int shift, u_int32_t mask, u_int32_t val)
170 r = cmi_rd(sc, reg, 4);
171 r &= ~(mask << shift);
173 cmi_wr(sc, reg, r, 4);
177 cmi_clr4(struct sc_info *sc, int reg, u_int32_t mask)
181 r = cmi_rd(sc, reg, 4);
183 cmi_wr(sc, reg, r, 4);
187 cmi_set4(struct sc_info *sc, int reg, u_int32_t mask)
191 r = cmi_rd(sc, reg, 4);
193 cmi_wr(sc, reg, r, 4);
196 /* ------------------------------------------------------------------------- */
199 static int cmi_rates[] = {5512, 8000, 11025, 16000,
200 22050, 32000, 44100, 48000};
201 #define NUM_CMI_RATES NELEM(cmi_rates)
203 /* cmpci_rate_to_regvalue returns sampling freq selector for FCR1
204 * register - reg order is 5k,11k,22k,44k,8k,16k,32k,48k */
207 cmpci_rate_to_regvalue(int rate)
211 for(i = 0; i < NUM_CMI_RATES - 1; i++) {
212 if (rate < ((cmi_rates[i] + cmi_rates[i + 1]) / 2)) {
217 DEB(kprintf("cmpci_rate_to_regvalue: %d -> %d\n", rate, cmi_rates[i]));
219 r = ((i >> 1) | (i << 2)) & 0x07;
224 cmpci_regvalue_to_rate(u_int32_t r)
228 i = ((r << 1) | (r >> 2)) & 0x07;
229 DEB(kprintf("cmpci_regvalue_to_rate: %d -> %d\n", r, i));
233 /* ------------------------------------------------------------------------- */
234 /* ADC/DAC control - there are 2 dma channels on 8738, either can be
235 * playback or capture. We use ch0 for playback and ch1 for capture. */
238 cmi_dma_prog(struct sc_info *sc, struct sc_chinfo *ch, u_int32_t base)
242 ch->phys_buf = sndbuf_getbufaddr(ch->buffer);
244 cmi_wr(sc, base, ch->phys_buf, 4);
245 sz = (u_int32_t)sndbuf_getsize(ch->buffer);
247 s = sz / ch->bps - 1;
248 cmi_wr(sc, base + 4, s, 2);
250 i = sz / (ch->bps * CMI_INTR_PER_BUFFER) - 1;
251 cmi_wr(sc, base + 6, i, 2);
256 cmi_ch0_start(struct sc_info *sc, struct sc_chinfo *ch)
258 cmi_dma_prog(sc, ch, CMPCI_REG_DMA0_BASE);
260 cmi_set4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH0_ENABLE);
261 cmi_set4(sc, CMPCI_REG_INTR_CTRL,
262 CMPCI_REG_CH0_INTR_ENABLE);
268 cmi_ch0_stop(struct sc_info *sc, struct sc_chinfo *ch)
270 u_int32_t r = ch->dma_active;
272 cmi_clr4(sc, CMPCI_REG_INTR_CTRL, CMPCI_REG_CH0_INTR_ENABLE);
273 cmi_clr4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH0_ENABLE);
274 cmi_set4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH0_RESET);
275 cmi_clr4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH0_RESET);
281 cmi_ch1_start(struct sc_info *sc, struct sc_chinfo *ch)
283 cmi_dma_prog(sc, ch, CMPCI_REG_DMA1_BASE);
284 cmi_set4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH1_ENABLE);
285 /* Enable Interrupts */
286 cmi_set4(sc, CMPCI_REG_INTR_CTRL,
287 CMPCI_REG_CH1_INTR_ENABLE);
288 DEB(kprintf("cmi_ch1_start: dma prog\n"));
293 cmi_ch1_stop(struct sc_info *sc, struct sc_chinfo *ch)
295 u_int32_t r = ch->dma_active;
297 cmi_clr4(sc, CMPCI_REG_INTR_CTRL, CMPCI_REG_CH1_INTR_ENABLE);
298 cmi_clr4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH1_ENABLE);
299 cmi_set4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH1_RESET);
300 cmi_clr4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH1_RESET);
306 cmi_spdif_speed(struct sc_info *sc, int speed) {
307 u_int32_t fcr1, lcr, mcr;
309 if (speed >= 44100) {
310 fcr1 = CMPCI_REG_SPDIF0_ENABLE;
311 lcr = CMPCI_REG_XSPDIF_ENABLE;
312 mcr = (speed == 48000) ?
313 CMPCI_REG_W_SPDIF_48L | CMPCI_REG_SPDIF_48K : 0;
315 fcr1 = mcr = lcr = 0;
318 cmi_partial_wr4(sc, CMPCI_REG_MISC, 0,
319 CMPCI_REG_W_SPDIF_48L | CMPCI_REG_SPDIF_48K, mcr);
320 cmi_partial_wr4(sc, CMPCI_REG_FUNC_1, 0,
321 CMPCI_REG_SPDIF0_ENABLE, fcr1);
322 cmi_partial_wr4(sc, CMPCI_REG_LEGACY_CTRL, 0,
323 CMPCI_REG_XSPDIF_ENABLE, lcr);
326 /* ------------------------------------------------------------------------- */
327 /* Channel Interface implementation */
330 cmichan_init(kobj_t obj, void *devinfo,
331 struct snd_dbuf *b, struct pcm_channel *c, int dir)
333 struct sc_info *sc = devinfo;
334 struct sc_chinfo *ch = (dir == PCMDIR_PLAY) ? &sc->pch : &sc->rch;
340 ch->spd = DSP_DEFAULT_SPEED;
343 if (sndbuf_alloc(ch->buffer, sc->parent_dmat, sc->bufsz) != 0) {
344 DEB(kprintf("cmichan_init failed\n"));
349 snd_mtxlock(sc->lock);
350 if (ch->dir == PCMDIR_PLAY) {
351 cmi_dma_prog(sc, ch, CMPCI_REG_DMA0_BASE);
353 cmi_dma_prog(sc, ch, CMPCI_REG_DMA1_BASE);
355 snd_mtxunlock(sc->lock);
361 cmichan_setformat(kobj_t obj, void *data, u_int32_t format)
363 struct sc_chinfo *ch = data;
364 struct sc_info *sc = ch->parent;
367 if (format & AFMT_S16_LE) {
368 f = CMPCI_REG_FORMAT_16BIT;
371 f = CMPCI_REG_FORMAT_8BIT;
375 if (format & AFMT_STEREO) {
376 f |= CMPCI_REG_FORMAT_STEREO;
379 f |= CMPCI_REG_FORMAT_MONO;
382 snd_mtxlock(sc->lock);
383 if (ch->dir == PCMDIR_PLAY) {
384 cmi_partial_wr4(ch->parent,
385 CMPCI_REG_CHANNEL_FORMAT,
386 CMPCI_REG_CH0_FORMAT_SHIFT,
387 CMPCI_REG_CH0_FORMAT_MASK,
390 cmi_partial_wr4(ch->parent,
391 CMPCI_REG_CHANNEL_FORMAT,
392 CMPCI_REG_CH1_FORMAT_SHIFT,
393 CMPCI_REG_CH1_FORMAT_MASK,
396 snd_mtxunlock(sc->lock);
403 cmichan_setspeed(kobj_t obj, void *data, u_int32_t speed)
405 struct sc_chinfo *ch = data;
406 struct sc_info *sc = ch->parent;
409 r = cmpci_rate_to_regvalue(speed);
410 snd_mtxlock(sc->lock);
411 if (ch->dir == PCMDIR_PLAY) {
413 /* disable if req before rate change */
414 cmi_spdif_speed(ch->parent, speed);
416 cmi_partial_wr4(ch->parent,
418 CMPCI_REG_DAC_FS_SHIFT,
419 CMPCI_REG_DAC_FS_MASK,
421 if (speed >= 44100 && ch->parent->spdif_enabled) {
422 /* enable if req after rate change */
423 cmi_spdif_speed(ch->parent, speed);
425 rsp = cmi_rd(ch->parent, CMPCI_REG_FUNC_1, 4);
426 rsp >>= CMPCI_REG_DAC_FS_SHIFT;
427 rsp &= CMPCI_REG_DAC_FS_MASK;
429 cmi_partial_wr4(ch->parent,
431 CMPCI_REG_ADC_FS_SHIFT,
432 CMPCI_REG_ADC_FS_MASK,
434 rsp = cmi_rd(ch->parent, CMPCI_REG_FUNC_1, 4);
435 rsp >>= CMPCI_REG_ADC_FS_SHIFT;
436 rsp &= CMPCI_REG_ADC_FS_MASK;
438 snd_mtxunlock(sc->lock);
439 ch->spd = cmpci_regvalue_to_rate(r);
441 DEB(kprintf("cmichan_setspeed (%s) %d -> %d (%d)\n",
442 (ch->dir == PCMDIR_PLAY) ? "play" : "rec",
443 speed, ch->spd, cmpci_regvalue_to_rate(rsp)));
449 cmichan_setblocksize(kobj_t obj, void *data, u_int32_t blocksize)
451 struct sc_chinfo *ch = data;
452 struct sc_info *sc = ch->parent;
454 /* user has requested interrupts every blocksize bytes */
455 if (blocksize > sc->bufsz / CMI_INTR_PER_BUFFER) {
456 blocksize = sc->bufsz / CMI_INTR_PER_BUFFER;
458 sndbuf_resize(ch->buffer, CMI_INTR_PER_BUFFER, blocksize);
464 cmichan_trigger(kobj_t obj, void *data, int go)
466 struct sc_chinfo *ch = data;
467 struct sc_info *sc = ch->parent;
469 snd_mtxlock(sc->lock);
470 if (ch->dir == PCMDIR_PLAY) {
473 cmi_ch0_start(sc, ch);
476 cmi_ch0_stop(sc, ch);
482 cmi_ch1_start(sc, ch);
485 cmi_ch1_stop(sc, ch);
489 snd_mtxunlock(sc->lock);
494 cmichan_getptr(kobj_t obj, void *data)
496 struct sc_chinfo *ch = data;
497 struct sc_info *sc = ch->parent;
498 u_int32_t physptr, bufptr, sz;
500 snd_mtxlock(sc->lock);
501 if (ch->dir == PCMDIR_PLAY) {
502 physptr = cmi_rd(sc, CMPCI_REG_DMA0_BASE, 4);
504 physptr = cmi_rd(sc, CMPCI_REG_DMA1_BASE, 4);
506 snd_mtxunlock(sc->lock);
508 sz = sndbuf_getsize(ch->buffer);
509 bufptr = (physptr - ch->phys_buf + sz - ch->bps) % sz;
517 struct sc_info *sc = data;
521 snd_mtxlock(sc->lock);
522 intrstat = cmi_rd(sc, CMPCI_REG_INTR_STATUS, 4);
523 if ((intrstat & CMPCI_REG_ANY_INTR) != 0) {
526 if (intrstat & CMPCI_REG_CH0_INTR) {
527 toclear |= CMPCI_REG_CH0_INTR_ENABLE;
528 /* cmi_clr4(sc, CMPCI_REG_INTR_CTRL, CMPCI_REG_CH0_INTR_ENABLE); */
531 if (intrstat & CMPCI_REG_CH1_INTR) {
532 toclear |= CMPCI_REG_CH1_INTR_ENABLE;
533 /* cmi_clr4(sc, CMPCI_REG_INTR_CTRL, CMPCI_REG_CH1_INTR_ENABLE); */
537 cmi_clr4(sc, CMPCI_REG_INTR_CTRL, toclear);
538 snd_mtxunlock(sc->lock);
540 /* Signal interrupts to channel */
541 if (intrstat & CMPCI_REG_CH0_INTR) {
542 chn_intr(sc->pch.channel);
545 if (intrstat & CMPCI_REG_CH1_INTR) {
546 chn_intr(sc->rch.channel);
549 snd_mtxlock(sc->lock);
550 cmi_set4(sc, CMPCI_REG_INTR_CTRL, toclear);
554 snd_mtxunlock(sc->lock);
558 static struct pcmchan_caps *
559 cmichan_getcaps(kobj_t obj, void *data)
564 static kobj_method_t cmichan_methods[] = {
565 KOBJMETHOD(channel_init, cmichan_init),
566 KOBJMETHOD(channel_setformat, cmichan_setformat),
567 KOBJMETHOD(channel_setspeed, cmichan_setspeed),
568 KOBJMETHOD(channel_setblocksize, cmichan_setblocksize),
569 KOBJMETHOD(channel_trigger, cmichan_trigger),
570 KOBJMETHOD(channel_getptr, cmichan_getptr),
571 KOBJMETHOD(channel_getcaps, cmichan_getcaps),
574 CHANNEL_DECLARE(cmichan);
576 /* ------------------------------------------------------------------------- */
577 /* Mixer - sb16 with kinks */
580 cmimix_wr(struct sc_info *sc, u_int8_t port, u_int8_t val)
582 cmi_wr(sc, CMPCI_REG_SBADDR, port, 1);
583 cmi_wr(sc, CMPCI_REG_SBDATA, val, 1);
587 cmimix_rd(struct sc_info *sc, u_int8_t port)
589 cmi_wr(sc, CMPCI_REG_SBADDR, port, 1);
590 return (u_int8_t)cmi_rd(sc, CMPCI_REG_SBDATA, 1);
594 u_int8_t rreg; /* right reg chan register */
595 u_int8_t stereo:1; /* (no explanation needed, honest) */
596 u_int8_t rec:1; /* recording source */
597 u_int8_t bits:3; /* num bits to represent maximum gain rep */
598 u_int8_t oselect; /* output select mask */
599 u_int8_t iselect; /* right input select mask */
600 } static const cmt[SOUND_MIXER_NRDEVICES] = {
601 [SOUND_MIXER_SYNTH] = {CMPCI_SB16_MIXER_FM_R, 1, 1, 5,
602 CMPCI_SB16_SW_FM, CMPCI_SB16_MIXER_FM_SRC_R},
603 [SOUND_MIXER_CD] = {CMPCI_SB16_MIXER_CDDA_R, 1, 1, 5,
604 CMPCI_SB16_SW_CD, CMPCI_SB16_MIXER_CD_SRC_R},
605 [SOUND_MIXER_LINE] = {CMPCI_SB16_MIXER_LINE_R, 1, 1, 5,
606 CMPCI_SB16_SW_LINE, CMPCI_SB16_MIXER_LINE_SRC_R},
607 [SOUND_MIXER_MIC] = {CMPCI_SB16_MIXER_MIC, 0, 1, 5,
608 CMPCI_SB16_SW_MIC, CMPCI_SB16_MIXER_MIC_SRC},
609 [SOUND_MIXER_SPEAKER] = {CMPCI_SB16_MIXER_SPEAKER, 0, 0, 2, 0, 0},
610 [SOUND_MIXER_PCM] = {CMPCI_SB16_MIXER_VOICE_R, 1, 0, 5, 0, 0},
611 [SOUND_MIXER_VOLUME] = {CMPCI_SB16_MIXER_MASTER_R, 1, 0, 5, 0, 0},
612 /* These controls are not implemented in CMI8738, but maybe at a
613 future date. They are not documented in C-Media documentation,
614 though appear in other drivers for future h/w (ALSA, Linux, NetBSD).
616 [SOUND_MIXER_IGAIN] = {CMPCI_SB16_MIXER_INGAIN_R, 1, 0, 2, 0, 0},
617 [SOUND_MIXER_OGAIN] = {CMPCI_SB16_MIXER_OUTGAIN_R, 1, 0, 2, 0, 0},
618 [SOUND_MIXER_BASS] = {CMPCI_SB16_MIXER_BASS_R, 1, 0, 4, 0, 0},
619 [SOUND_MIXER_TREBLE] = {CMPCI_SB16_MIXER_TREBLE_R, 1, 0, 4, 0, 0},
620 /* The mic pre-amp is implemented with non-SB16 compatible
622 [SOUND_MIXER_MONITOR] = {CMPCI_NON_SB16_CONTROL, 0, 1, 4, 0},
625 #define MIXER_GAIN_REG_RTOL(r) (r - 1)
628 cmimix_init(struct snd_mixer *m)
630 struct sc_info *sc = mix_getdevinfo(m);
633 for(i = v = 0; i < SOUND_MIXER_NRDEVICES; i++) {
634 if (cmt[i].bits) v |= 1 << i;
638 for(i = v = 0; i < SOUND_MIXER_NRDEVICES; i++) {
639 if (cmt[i].rec) v |= 1 << i;
641 mix_setrecdevs(m, v);
643 cmimix_wr(sc, CMPCI_SB16_MIXER_RESET, 0);
644 cmimix_wr(sc, CMPCI_SB16_MIXER_ADCMIX_L, 0);
645 cmimix_wr(sc, CMPCI_SB16_MIXER_ADCMIX_R, 0);
646 cmimix_wr(sc, CMPCI_SB16_MIXER_OUTMIX,
647 CMPCI_SB16_SW_CD | CMPCI_SB16_SW_MIC | CMPCI_SB16_SW_LINE);
652 cmimix_set(struct snd_mixer *m, unsigned dev, unsigned left, unsigned right)
654 struct sc_info *sc = mix_getdevinfo(m);
658 max = (1 << cmt[dev].bits) - 1;
660 if (cmt[dev].rreg == CMPCI_NON_SB16_CONTROL) {
661 /* For time being this can only be one thing (mic in
663 v = cmi_rd(sc, CMPCI_REG_AUX_MIC, 1) & 0xf0;
664 l = left * max / 100;
665 /* 3 bit gain with LSB MICGAIN off(1),on(1) -> 4 bit value */
666 v |= ((l << 1) | (~l >> 3)) & 0x0f;
667 cmi_wr(sc, CMPCI_REG_AUX_MIC, v, 1);
671 l = (left * max / 100) << (8 - cmt[dev].bits);
672 if (cmt[dev].stereo) {
673 r = (right * max / 100) << (8 - cmt[dev].bits);
674 cmimix_wr(sc, MIXER_GAIN_REG_RTOL(cmt[dev].rreg), l);
675 cmimix_wr(sc, cmt[dev].rreg, r);
676 DEBMIX(kprintf("Mixer stereo write dev %d reg 0x%02x "\
677 "value 0x%02x:0x%02x\n",
678 dev, MIXER_GAIN_REG_RTOL(cmt[dev].rreg), l, r));
681 cmimix_wr(sc, cmt[dev].rreg, l);
682 DEBMIX(kprintf("Mixer mono write dev %d reg 0x%02x " \
683 "value 0x%02x:0x%02x\n",
684 dev, cmt[dev].rreg, l, l));
687 /* Zero gain does not mute channel from output, but this does... */
688 v = cmimix_rd(sc, CMPCI_SB16_MIXER_OUTMIX);
689 if (l == 0 && r == 0) {
690 v &= ~cmt[dev].oselect;
692 v |= cmt[dev].oselect;
694 cmimix_wr(sc, CMPCI_SB16_MIXER_OUTMIX, v);
700 cmimix_setrecsrc(struct snd_mixer *m, u_int32_t src)
702 struct sc_info *sc = mix_getdevinfo(m);
706 for(i = 0; i < SOUND_MIXER_NRDEVICES; i++) {
709 sl |= cmt[i].iselect;
711 ml |= cmt[i].iselect;
715 cmimix_wr(sc, CMPCI_SB16_MIXER_ADCMIX_R, sl|ml);
716 DEBMIX(kprintf("cmimix_setrecsrc: reg 0x%02x val 0x%02x\n",
717 CMPCI_SB16_MIXER_ADCMIX_R, sl|ml));
718 ml = CMPCI_SB16_MIXER_SRC_R_TO_L(ml);
719 cmimix_wr(sc, CMPCI_SB16_MIXER_ADCMIX_L, sl|ml);
720 DEBMIX(kprintf("cmimix_setrecsrc: reg 0x%02x val 0x%02x\n",
721 CMPCI_SB16_MIXER_ADCMIX_L, sl|ml));
726 /* Optional SPDIF support. */
729 cmi_initsys(struct sc_info* sc)
732 SYSCTL_ADD_INT(snd_sysctl_tree(sc->dev),
733 SYSCTL_CHILDREN(snd_sysctl_tree_top(sc->dev)),
734 OID_AUTO, "spdif_enabled", CTLFLAG_RW,
735 &sc->spdif_enabled, 0,
736 "enable SPDIF output at 44.1 kHz and above");
737 #endif /* SND_DYNSYSCTL */
741 /* ------------------------------------------------------------------------- */
742 static kobj_method_t cmi_mixer_methods[] = {
743 KOBJMETHOD(mixer_init, cmimix_init),
744 KOBJMETHOD(mixer_set, cmimix_set),
745 KOBJMETHOD(mixer_setrecsrc, cmimix_setrecsrc),
748 MIXER_DECLARE(cmi_mixer);
750 /* ------------------------------------------------------------------------- */
751 /* Power and reset */
754 cmi_power(struct sc_info *sc, int state)
757 case 0: /* full power */
758 cmi_clr4(sc, CMPCI_REG_MISC, CMPCI_REG_POWER_DOWN);
762 cmi_set4(sc, CMPCI_REG_MISC, CMPCI_REG_POWER_DOWN);
768 cmi_init(struct sc_info *sc)
771 cmi_set4(sc, CMPCI_REG_MISC, CMPCI_REG_BUS_AND_DSP_RESET);
773 cmi_clr4(sc, CMPCI_REG_MISC, CMPCI_REG_BUS_AND_DSP_RESET);
775 /* Disable interrupts and channels */
776 cmi_clr4(sc, CMPCI_REG_FUNC_0,
777 CMPCI_REG_CH0_ENABLE | CMPCI_REG_CH1_ENABLE);
778 cmi_clr4(sc, CMPCI_REG_INTR_CTRL,
779 CMPCI_REG_CH0_INTR_ENABLE | CMPCI_REG_CH1_INTR_ENABLE);
781 /* Configure DMA channels, ch0 = play, ch1 = capture */
782 cmi_clr4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH0_DIR);
783 cmi_set4(sc, CMPCI_REG_FUNC_0, CMPCI_REG_CH1_DIR);
785 /* Attempt to enable 4 Channel output */
786 cmi_set4(sc, CMPCI_REG_MISC, CMPCI_REG_N4SPK3D);
788 /* Disable SPDIF1 - not compatible with config */
789 cmi_clr4(sc, CMPCI_REG_FUNC_1, CMPCI_REG_SPDIF1_ENABLE);
790 cmi_clr4(sc, CMPCI_REG_FUNC_1, CMPCI_REG_SPDIF_LOOP);
796 cmi_uninit(struct sc_info *sc)
798 /* Disable interrupts and channels */
799 cmi_clr4(sc, CMPCI_REG_INTR_CTRL,
800 CMPCI_REG_CH0_INTR_ENABLE |
801 CMPCI_REG_CH1_INTR_ENABLE |
802 CMPCI_REG_TDMA_INTR_ENABLE);
803 cmi_clr4(sc, CMPCI_REG_FUNC_0,
804 CMPCI_REG_CH0_ENABLE | CMPCI_REG_CH1_ENABLE);
807 /* ------------------------------------------------------------------------- */
808 /* Bus and device registration */
810 cmi_probe(device_t dev)
812 switch(pci_get_devid(dev)) {
813 case CMI8338A_PCI_ID:
814 device_set_desc(dev, "CMedia CMI8338A");
815 return BUS_PROBE_DEFAULT;
816 case CMI8338B_PCI_ID:
817 device_set_desc(dev, "CMedia CMI8338B");
818 return BUS_PROBE_DEFAULT;
820 device_set_desc(dev, "CMedia CMI8738");
821 return BUS_PROBE_DEFAULT;
822 case CMI8738B_PCI_ID:
823 device_set_desc(dev, "CMedia CMI8738B");
824 return BUS_PROBE_DEFAULT;
831 cmi_attach(device_t dev)
835 char status[SND_STATUSLEN];
837 sc = kmalloc(sizeof(struct sc_info), M_DEVBUF, M_WAITOK | M_ZERO);
838 sc->lock = snd_mtxcreate(device_get_nameunit(dev), "sound softc");
839 data = pci_read_config(dev, PCIR_COMMAND, 2);
840 data |= (PCIM_CMD_PORTEN|PCIM_CMD_BUSMASTEREN);
841 pci_write_config(dev, PCIR_COMMAND, data, 2);
842 data = pci_read_config(dev, PCIR_COMMAND, 2);
845 sc->regid = PCIR_BAR(0);
846 sc->reg = bus_alloc_resource_any(dev, SYS_RES_IOPORT, &sc->regid,
849 device_printf(dev, "cmi_attach: Cannot allocate bus resource\n");
852 sc->st = rman_get_bustag(sc->reg);
853 sc->sh = rman_get_bushandle(sc->reg);
856 sc->irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &sc->irqid,
857 RF_ACTIVE | RF_SHAREABLE);
859 snd_setup_intr(dev, sc->irq, INTR_MPSAFE, cmi_intr, sc, &sc->ih)) {
860 device_printf(dev, "cmi_attach: Unable to map interrupt\n");
864 sc->bufsz = pcm_getbuffersize(dev, 4096, CMI_DEFAULT_BUFSZ, 65536);
866 if (bus_dma_tag_create(/*parent*/NULL, /*alignment*/2, /*boundary*/0,
867 /*lowaddr*/BUS_SPACE_MAXADDR_32BIT,
868 /*highaddr*/BUS_SPACE_MAXADDR,
869 /*filter*/NULL, /*filterarg*/NULL,
870 /*maxsize*/sc->bufsz, /*nsegments*/1,
871 /*maxsegz*/0x3ffff, /*flags*/0,
872 &sc->parent_dmat) != 0) {
873 device_printf(dev, "cmi_attach: Unable to create dma tag\n");
881 if (mixer_init(dev, &cmi_mixer_class, sc))
884 if (pcm_register(dev, sc, 1, 1))
889 pcm_addchan(dev, PCMDIR_PLAY, &cmichan_class, sc);
890 pcm_addchan(dev, PCMDIR_REC, &cmichan_class, sc);
892 ksnprintf(status, SND_STATUSLEN, "at io 0x%lx irq %ld %s",
893 rman_get_start(sc->reg), rman_get_start(sc->irq),PCM_KLDSTRING(snd_cmi));
894 pcm_setstatus(dev, status);
896 DEB(kprintf("cmi_attach: succeeded\n"));
901 bus_dma_tag_destroy(sc->parent_dmat);
903 bus_teardown_intr(dev, sc->irq, sc->ih);
905 bus_release_resource(dev, SYS_RES_IRQ, sc->irqid, sc->irq);
907 bus_release_resource(dev, SYS_RES_IOPORT, sc->regid, sc->reg);
909 snd_mtxfree(sc->lock);
917 cmi_detach(device_t dev)
922 r = pcm_unregister(dev);
925 sc = pcm_getdevinfo(dev);
929 bus_dma_tag_destroy(sc->parent_dmat);
930 bus_teardown_intr(dev, sc->irq, sc->ih);
931 bus_release_resource(dev, SYS_RES_IRQ, sc->irqid, sc->irq);
932 bus_release_resource(dev, SYS_RES_IOPORT, sc->regid, sc->reg);
933 snd_mtxfree(sc->lock);
940 cmi_suspend(device_t dev)
942 struct sc_info *sc = pcm_getdevinfo(dev);
944 snd_mtxlock(sc->lock);
945 sc->pch.dma_was_active = cmi_ch0_stop(sc, &sc->pch);
946 sc->rch.dma_was_active = cmi_ch1_stop(sc, &sc->rch);
948 snd_mtxunlock(sc->lock);
953 cmi_resume(device_t dev)
955 struct sc_info *sc = pcm_getdevinfo(dev);
957 snd_mtxlock(sc->lock);
959 if (cmi_init(sc) != 0) {
960 device_printf(dev, "unable to reinitialize the card\n");
961 snd_mtxunlock(sc->lock);
965 if (mixer_reinit(dev) == -1) {
966 device_printf(dev, "unable to reinitialize the mixer\n");
967 snd_mtxunlock(sc->lock);
971 if (sc->pch.dma_was_active) {
972 cmichan_setspeed(NULL, &sc->pch, sc->pch.spd);
973 cmichan_setformat(NULL, &sc->pch, sc->pch.fmt);
974 cmi_ch0_start(sc, &sc->pch);
977 if (sc->rch.dma_was_active) {
978 cmichan_setspeed(NULL, &sc->rch, sc->rch.spd);
979 cmichan_setformat(NULL, &sc->rch, sc->rch.fmt);
980 cmi_ch1_start(sc, &sc->rch);
982 snd_mtxunlock(sc->lock);
986 static device_method_t cmi_methods[] = {
987 DEVMETHOD(device_probe, cmi_probe),
988 DEVMETHOD(device_attach, cmi_attach),
989 DEVMETHOD(device_detach, cmi_detach),
990 DEVMETHOD(device_resume, cmi_resume),
991 DEVMETHOD(device_suspend, cmi_suspend),
995 static driver_t cmi_driver = {
1001 DRIVER_MODULE(snd_cmi, pci, cmi_driver, pcm_devclass, NULL, NULL);
1002 MODULE_DEPEND(snd_cmi, sound, SOUND_MINVER, SOUND_PREFVER, SOUND_MAXVER);
1003 MODULE_VERSION(snd_cmi, 1);